Secure hardware design against side-channel attacks

Jungmin Park
Iowa State University

Follow this and additional works at: http://lib.dr.iastate.edu/etd

Part of the Computer Engineering Commons

Recommended Citation
Park, Jungmin, "Secure hardware design against side-channel attacks" (2016). Graduate Theses and Dissertations. 15786.
http://lib.dr.iastate.edu/etd/15786
Secure hardware design against side-channel attacks

by

Jungmin Park

A dissertation submitted to the graduate faculty
in partial fulfillment of the requirements for the degree of

DOCTOR OF PHILOSOPHY

Major: Computer Engineering

Program of Study Committee:
Akhlilesh Tyagi, Major Professor
Phillip Harrison Jones
Arun K. Somani
Diane T. Rover
Soma Chaudhuri

Iowa State University
Ames, Iowa
2016

Copyright © Jungmin Park, 2016. All rights reserved.
DEDICATION

I would like to dedicate this thesis to my wife Mihyun and to my daughter Clare and to my son Kevin and Kaden without whose support I would not have been able to complete this work. I would also like to thank my friends and family for their loving guidance and financial assistance during the writing of this work.
TABLE OF CONTENTS

LIST OF TABLES ................................................................. vii
LIST OF FIGURES ............................................................... ix
ACKNOWLEDGEMENTS ......................................................... xii
ABSTRACT ............................................................................. xiii
CHAPTER 1. INTRODUCTION ..................................................... 1
  1.1 Contribution ............................................................... 2
  1.2 Summary ................................................................... 5
CHAPTER 2. SIDE-CHANNEL ANALYSIS ATTACKS ...................... 7
  2.1 Introduction ............................................................... 7
  2.2 Differential Power Analysis (DPA) Attack ....................... 9
  2.3 Profiling Attacks ........................................................ 10
    2.3.1 Naïve Bayes classifier ........................................... 10
    2.3.2 Linear discriminant analysis .................................. 11
    2.3.3 Quadratic discriminant analysis .............................. 12
    2.3.4 Support vector machine ........................................ 12
  2.4 Side-channel Based Disassembler of AVR microcontroller .... 16
    2.4.1 Preliminary Experiments ....................................... 17
    2.4.2 SVM ............................................................... 20
CHAPTER 3. SECURITY METRICS ............................................. 23
  3.1 Introduction ............................................................... 23
  3.2 Basic Definition and Lemma .......................................... 24
3.3 Power Model Using Renewal Process and Linear Regression .......................... 29
  3.3.1 Renewal process .................................................................................. 29
  3.3.2 Graph based analysis ......................................................................... 34
  3.3.3 Linear regression ............................................................................ 37
3.4 SCA Security Metrics ............................................................................. 37
  3.4.1 Kullback-Leibler divergence ............................................................. 38
  3.4.2 Mutual information ......................................................................... 42
3.5 Recognition Rate Using Maximum Likelihood Estimation ....................... 43
3.6 Experiment ............................................................................................ 47
3.7 Conclusion ............................................................................................ 49

CHAPTER 4. SECURE LOGIC STYLE ................................................................. 51
  4.1 Introduction .......................................................................................... 51
  4.2 Sense Amplified Based Logic (SABL) .................................................... 52
  4.3 Wave Dynamic Differential Logic (WDDL) .......................................... 54
  4.4 t-private Private Circuit ....................................................................... 56
    4.4.1 Ishai’s t-private circuit ................................................................. 57
    4.4.2 The modified t-private circuit .................................................... 59
  4.5 Design of Secure logic style ................................................................. 61
    4.5.1 Design of SABL-NAND ............................................................. 61
    4.5.2 Design of WDDL .................................................................... 63
    4.5.3 Design of t-private logic cells .................................................. 64
    4.5.4 Comparison of t-private NAND, SABL-NAND and WDDL-NAND .. 65
    4.5.5 SCA attacks of t-private logic circuit ....................................... 67
  4.6 Conclusion .......................................................................................... 68

CHAPTER 5. FPGA IMPLEMENTATION AND ASIC IMPLEMENTATION ................. 69
  5.1 Introduction .......................................................................................... 69
  5.2 FPGA Implementation ....................................................................... 70
5.2.1 The tail recursive $t$-private circuit ............................................. 70
5.2.2 Mapping into $k$-LUTs with unlimited number of inputs ..................... 72
5.2.3 Mapping into $k$-LUTs with limited number of inputs ............................ 73
5.2.4 Implementation of $t$-private full adder ........................................... 74

5.3 ASIC Implementation .......................................................... 76
5.3.1 $t$-private Logic synthesis ......................................................... 76
5.3.2 Design Flow ................................................................. 77
5.3.3 Technology Library .......................................................... 78
5.3.4 Verification of robustness ....................................................... 80

5.4 Example: SBOX design ......................................................... 84

5.5 Conclusion ................................................................. 85

CHAPTER 6. $t$-PRIVATE SYSTEMS: UNIFIED PRIVATE MEMORIES

AND COMPUTATION ............................................................. 87
6.1 Introduction ................................................................. 87
6.2 Assumptions and Notation ..................................................... 89
6.3 $t$-Private Memory: Schemas, Architecture, and Analysis ....................... 91
  6.3.1 Original memory scheme without secrecy ........................................ 91
  6.3.2 $t$-private memory scheme .................................................... 92
  6.3.3 $t$-private memory scheme using a random matrix $T$ ......................... 92
  6.3.4 Hybrid memory scheme ....................................................... 94
  6.3.5 Comparison ................................................................. 95

6.4 New Approach .............................................................. 95

6.5 New Computable And $t$-private Logic Schema And Gates ..................... 102
  6.5.1 AND operation ............................................................ 103
  6.5.2 OR operation .............................................................. 104
  6.5.3 NOT operation ............................................................. 105
  6.5.4 The perfect secrecy ....................................................... 105

6.6 Hardware Implementation .................................................. 107

6.7 Conclusion ................................................................. 108
# LIST OF TABLES

Table 1.1 Proposed Security Metrics and Solution at each Design Abstraction level

Table 2.1 Successful recognition rate (SR) of instructions according to classifiers

Table 2.2 SR of instructions using LS-SVM and QDA classifiers

Table 4.1 Secure logic style

Table 4.2 Comparison between $t$-private AND circuits

Table 4.3 Power consumption of SABL NAND (45 nm process)

Table 4.4 Power consumption of WDDL NAND (45 nm process)

Table 4.5 Power consumption of NAND2X1t1 (45 nm process)

Table 4.6 Power consumption of AND2X1t1 (45 nm process)

Table 4.7 Comparison of $t$-private NAND, SABL-NAND and WDDL-NAND

Table 4.8 Successful recognition rate of $t$-private circuits using LS-SVM and QDA classifiers

Table 5.1 Area, power and delay estimation of each $t$-private logic cell after logic synthesis

Table 5.2 Power consumption of NAND2X1t1 (45 nm process)

Table 5.3 Power consumption of AND2X1t1 (45 nm process)

Table 5.4 Power consumptions of NOR2X1t1 (45 nm process)

Table 5.5 Power consumption of OR2X1t1 (45 nm process)

Table 5.6 Power consumption of XOR2X1t1 (45 nm process)

Table 5.7 Power consumption of XNOR2X1t1 (45 nm process)

Table 5.8 Comparison of insecure and secure S-Box
<table>
<thead>
<tr>
<th>Table</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 6.1</td>
<td>Variables used in this chapter</td>
<td>90</td>
</tr>
<tr>
<td>Table 6.2</td>
<td>The storage overhead and the success probability of the 4 architectural</td>
<td>95</td>
</tr>
<tr>
<td></td>
<td>schemes</td>
<td></td>
</tr>
<tr>
<td>Table 6.3</td>
<td>Number of Random Bits Used for an AND Gate and for an ( N )-gate Circuit</td>
<td>107</td>
</tr>
<tr>
<td>Table 6.4</td>
<td>Hardware Implementation on FPGA</td>
<td>107</td>
</tr>
<tr>
<td>Table A.1</td>
<td>\textit{ShiftRows}: shift offsets for different block lengths</td>
<td>114</td>
</tr>
</tbody>
</table>
# LIST OF FIGURES

| Figure 2.1 | Side-channel analysis attacks | 8 |
| Figure 2.2 | Separation of power traces of ADD and SUB | 20 |
| Figure 2.3 | Kernal density estimation depending on instructions at a specific sampling point | 20 |
| Figure 2.4 | Hierarchical classification of registers and successful recognition rate | 21 |
| Figure 2.5 | LS-SVM vs QDA | 22 |
| Figure 3.1 | Renewal process of logic network | 29 |
| Figure 3.2 | Renewal process caused by triggering two inputs | 33 |
| Figure 3.3 | Different transition counts according to logic gate and δ | 33 |
| Figure 3.4 | Logic network graphs of basic logic gates | 35 |
| Figure 3.5 | Reduction of Logic network graph | 36 |
| Figure 3.6 | The failure probability $Pr_F$: Overlapping coefficient of two normal distributions | 43 |
| Figure 3.7 | Successful recognition rate according to $\alpha$ (a) when $Pr[T_{c_1} > T_{c_2}] > Pr[T_{c_1} > T_{c_2}]$ (b) when $Pr[T_{c_1} > T_{c_2}] > Pr[T_{c_1} > T_{c_2}]$ | 48 |
| Figure 3.8 | Scattered plots and linear regression ($\hat{\beta} = 0.085, \hat{\alpha} = 1.05$) of 1000 random samples | 49 |
| Figure 3.10 | Correlation Power Analysis attack of AES SBOX ($N = 1000$) | 50 |
| Figure 3.11 | Success probability according to the number of samples ($N$) | 50 |
| Figure 3.12 | CPA attack of AES SBOX | 50 |
| Figure 4.1 | Schematic of a $n$-type SABL cell | 54 |
| Figure 4.2 | Schematic of a combinational WDDL cell | 55 |
Figure 4.3  The Ishai’s $t$-private circuits ($t = 1$). ......................... 59
Figure 4.4  An AND-XOR network with a random bit. ......................... 60
Figure 4.5  An expanded AND-XOR network. ................................. 60
Figure 4.6  Schematic of SABL-NAND gate ................................. 62
Figure 4.8  Input $a = 0, b = 0$ ............................................. 63
Figure 4.9  Input $a = 0, b = 1$ ............................................. 63
Figure 4.10 Input $a = 1, b = 0$ ............................................. 63
Figure 4.11 Input $a = 1, b = 1$ ............................................. 63
Figure 4.12  Waveform of SABL NAND gate ................................. 63
Figure 4.13 Schematic of WDDL-NAND gate ................................. 64
Figure 4.15 Input $a = 0, b = 0$ ............................................. 65
Figure 4.16 Input $a = 0, b = 1$ ............................................. 65
Figure 4.17 Input $a = 1, b = 0$ ............................................. 65
Figure 4.18 Input $a = 1, b = 1$ ............................................. 65
Figure 4.19  Waveform of WDDL NAND gate ................................. 65
Figure 4.20  Schematic of NAND2X1t1 ........................................ 66
Figure 4.21  Schematic of AND2X1t1 ........................................ 66
Figure 5.1  Transformation into LUT-based $t$-private circuit ............... 73
Figure 5.2  Full adder cell schematic ........................................ 74
Figure 5.3  $(t = 1)$-private full adder cell schematic ........................ 75
Figure 5.4  LUT costs of various $t$-private adders ............................ 75
Figure 5.5  Delay costs of various $t$-private adders ............................ 75
Figure 5.6  The design flow of the ASIC implementation .................... 79
Figure 5.8  Schematic of AND2X1t1 ........................................ 82
Figure 5.9  Verilog description of AND2X1t1 ................................ 82
Figure 5.10  Synthesized logic design ........................................ 82
Figure 5.11  Layout of AND2X1t1 ........................................ 82
Figure 5.12  The steps to create AND2X1t1 ................................ 82
<table>
<thead>
<tr>
<th>Figure No.</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.14</td>
<td>Peak currents of <strong>NAND2X1t1</strong></td>
<td>83</td>
</tr>
<tr>
<td>5.15</td>
<td>Powers of <strong>NAND2X1t1</strong></td>
<td>83</td>
</tr>
<tr>
<td>5.16</td>
<td>Distribution of powers and peak currents of <strong>NAND2X1t1</strong></td>
<td>83</td>
</tr>
<tr>
<td>5.17</td>
<td>Layout of the secure AES S-Box</td>
<td>84</td>
</tr>
<tr>
<td>6.2</td>
<td>The original memory scheme</td>
<td>92</td>
</tr>
<tr>
<td>6.3</td>
<td>The $t$-private memory scheme</td>
<td>92</td>
</tr>
<tr>
<td>6.4</td>
<td>The $t$-private memory scheme with a random matrix</td>
<td>92</td>
</tr>
<tr>
<td>6.5</td>
<td>The hybrid memory scheme</td>
<td>92</td>
</tr>
<tr>
<td>6.6</td>
<td>4 architectural memory schemes</td>
<td>92</td>
</tr>
<tr>
<td>6.8</td>
<td>The success probability</td>
<td>96</td>
</tr>
<tr>
<td>6.9</td>
<td>The storage overhead</td>
<td>96</td>
</tr>
<tr>
<td>6.10</td>
<td>Comparison between $t$-private scheme, $t$-private scheme with a random matrix and the hybrid scheme when $p = 0.9, k = 128, n = 10, t_i = 10$.</td>
<td>96</td>
</tr>
<tr>
<td>6.11</td>
<td>$t$-Private: (Left) Encoding; (Right) Decoding</td>
<td>96</td>
</tr>
<tr>
<td>6.12</td>
<td>The proposed memory scheme</td>
<td>100</td>
</tr>
<tr>
<td>6.13</td>
<td>The success probability according to $m$ reused random bits when $p = 0.9, t = 91$</td>
<td>101</td>
</tr>
<tr>
<td>6.15</td>
<td>The success probability</td>
<td>102</td>
</tr>
<tr>
<td>6.16</td>
<td>The number of random bits($t$) when $P_{succ} = 0.0078$</td>
<td>102</td>
</tr>
<tr>
<td>6.17</td>
<td>Performance comparison between proposed scheme and $t$-private schemes</td>
<td>102</td>
</tr>
<tr>
<td>6.18</td>
<td>An output of AND operation for the perfect secrecy</td>
<td>106</td>
</tr>
<tr>
<td>A.1</td>
<td><strong>SubByte</strong> ( ) applies the S-box to each byte of the State</td>
<td>113</td>
</tr>
<tr>
<td>A.2</td>
<td><strong>ShiftRows</strong> ( ) cyclically shifts the last three rows in the State</td>
<td>114</td>
</tr>
<tr>
<td>A.3</td>
<td><strong>MixColumns</strong> ( ) operates on the State column-by-column</td>
<td>115</td>
</tr>
<tr>
<td>A.4</td>
<td><strong>AddRoundKey</strong> ( ) XORs each column of the State with a word from the key schedule</td>
<td>115</td>
</tr>
</tbody>
</table>
ACKNOWLEDGEMENTS

I would like to take this opportunity to express my thanks to those who helped me with various aspects of conducting research and the writing of this thesis. First and foremost, Dr. Akhilesh Tyagi for his guidance, patience and support throughout this research and the writing of this thesis. His insights and words of encouragement have often inspired me and renewed my hopes for completing my graduate education.
Embedded systems such as smart card or IoT devices should be protected from side-channel analysis (SCA) attacks. For the secure hardware implementation, SCA security metrics to quantify robustness of the implementation at the abstraction level from the logic level to the layout level against SCA attacks should be considered. In our design flow, the first security test is executed at the logic level. If the implementation does not satisfy the threshold of the SCA security metric based on Kullback-Leibler divergence, the module can be re-synthesized with secure logic styles such as WDDL or t-private logic circuits. At the final security test, we use the machine learning technique such as LDA, QDA, SVM and naive Bayes to check the distinguishability of the side-channel leakage depending on inputs or outputs. These techniques apply to an ASIC in characterizing the secret data leakage.

In this thesis, t-private logic circuits are implemented with the FreePDK45nm. The SCA security metric as well as the delay and power consumption is characterized. All this characterization data are stored in the standard liberty format (.lib) in order for general CAD tools to use this file. The t-private logic package including the general digital logics can be exploited for secure VLSI design. Also, various classifiers such as LDA, QDA, SVM or naive Bayes are used to emulate real SCA environment. Based on this SCA simulator, the threshold of the SCA security metric can be estimated and the security can be verified more accurately. The secure logic cell package and SCA simulator support the methodology of the secure hardware implementation.
CHAPTER 1. INTRODUCTION

Most of modern electrical devices are connected through the Internet. Private information and secret data go back and forth between devices and servers. If significant and secret information such as usernames, passwords and credit cards is controlled freely by adversaries, the vast monetary damage is caused. Information security has been an extensive issue of many IT field. For the secure communications and protection of information, cryptography has played a significant role and modern cryptography such as AES and RSA cannot be broken theoretically. In disregard of contribution of the modern cryptography, electrical devices can leak information through side-channels or physical channels that are unintended. Common side-channel attacks use power/current at $V_{dd}$ pin [Kocher et al. (1999)] or electromagnetic radiation [Quisquater and Samyde (2001)] to reveal a secret key. The power side-channel attacks are based on the fact that the power consumption depends on the intermediate values which are correlated to both some controlled inputs and some secret data embedded in the crypto-block.

Differential power analysis (DPA) of side-channel attacks has been shown to be especially effective in finding the secret key by exploiting correlation between the power consumption and the processed data [Kocher et al. (1999)]. Since this attack needs little knowledge of the implementation of the cryptographic algorithm and can be performed with relatively cheap equipment, it poses a major threat to cryptographic devices such as smart cards or embedded systems. The hypothetical power consumption model (or leakage model) of an adversary based on the intermediate value which depends on the key is related to the measured power consumption if the key guess is correct. The attack can succeed or fail based on the selected leakage model. Assuming that power consumption depends solely on the number of switched bits or the number of 1’s in the intermediate value, Hamming distance model or Hamming weight model is chosen respectively [Alioto et al. (2010), Mangard et al. (2007), Messerges et al. (2002)]. How-
ever, in a real circuit based on ASICs, the assumption that power is a function of Hamming distance or Hamming weight derived from the secret may not hold. Instead, model profiles (or templates) may be a better choice at a higher cost for more complex modeling effort. An even more powerful adversary is the Bayesian side-channel adversary using the template that selects the key guess which maximizes the probability that key guess is correct given the leakage probability density (argmax$_{k^*}$Pr[$k^*|l$]) [Standaert et al. (2009)]. Side-channel attacks of the Bayesian side-channel adversary should also be considered as major threats.

Many research efforts have targeted techniques to prevent side-channel attacks. The countermeasures of DPA attacks are categorized into two groups: hiding and masking [Mangard et al. (2007)]. The hiding countermeasures make the power consumption of cryptographic devices independent of the intermediate values by making the power consumption random or uniformly same for all data values. The masking countermeasures achieve the independence of power consumption from the intermediate values by randomizing the intermediate values. This also masks the logic behavior. But earlier countermeasures have been suitable for only specific hardware implementation. For example, the method to randomize logic behavior should be changed according to different hardware constraints such as the critical path, timing or power consumption. The ad hoc approach causes the productivity of the secure design to be low. Also, we do not know how much these countermeasures enforce DPA security. To the best of our knowledge, no CAD tools that integrate such a DPA resistance computation and suggest an appropriate hiding or masking countermeasure to improve a vulnerable design seem to exist. New paradigm should be needed to satisfy both productivity and security.

### 1.1 Contribution

There are four main threads for the unified secure design methodology. First, security against SCA attacks is included as a constrained resource along with delay and area for the secure hardware implementation of the cryptographic system. The SCA security is quantified using (1) the normalized variance metric (or the coefficient of variance) [Basel Halak (2013)], (2) Kullback-Leibler divergence and [S. Kullback and R. A. Leibler (1951)] (3) the information theoretic metric of the profiled power distribution [Mac et al. (2007)]. In our design flow, SCA
vulnerability should be verified with these metrics at all implementation abstraction levels from logic (or gate) to layout level. We estimate Kullback-Leibler divergence from the power distribution gathered from the approximate and quick renewal process based logic level simulation. The KL divergence is very related to vulnerability against side-channel attacks.

Once the SCA metric at the higher logic abstraction level is within safe bounds, the design flow can enter the next abstraction level refinement. This abstraction refinement (as in logic level to netlist level) introduces details that may develop new SCA vulnerabilities. Hence an acceptable SCA metric value at higher abstraction layers still necessitates SCA metric computation at lower levels. The mutual information metric is computed at the layout level with multiple SPICE level circuit simulations. The acceptable thresholds for SCA security metric are defined theoretically. If any combinational module has a value larger than the threshold, it is flagged as a vulnerable module. Such a hierarchical filter not only results in more efficient assessment of SCA vulnerabilities, the countermeasures can also be of variable granularity to match the abstraction level (logic or netlist). Arguably, the corrective steps taken at logic level are more effective even though the accuracy of the metric at that level is lower.

The logic level filter uses the classical switching probability computation to estimate power which depends on the secret data (key) or a correlated intermediate result. Even though simulation based verification can be performed at the logic level, the probabilistic estimation method for power is more efficient. Statistical Monte Carlo power estimation techniques [Najm (1994)] are better suited than the BDD based power estimators [Sentovich et al. (1992), Monteiro et al. (1997)] due to the need for model parametrization with secret key. The statistical power estimation model is based on the fact that power consumption depends on the transition probability and capacitance of the output node of logic gates [Najm (1994)]. Since the transition probability of the output node is influenced by input transition patterns, it can be modeled as a normal distribution. The mean $\hat{\mu}$ and standard deviation $\hat{\sigma}$ can be estimated through sampling a large enough space of the input patterns and computing power over that input pattern. The more distinguishable and identifiable power consumption is according to different inputs, the more vulnerable is the SCA security. The SCA security metric can be computed as $\hat{\sigma}/\hat{\mu}$. This
analytical method can be applied to combinational circuits. Note that the SCA security metric for multiple implementations of the same behavior can vary even though the logic level boolean equations specifying the arithmetic function are the same. The normalized variance metric can be used to compare SCA vulnerability of multiple implementations but it does not provide a safety threshold to flag a vulnerable implementation. Instead, SCA metric using KL-divergence divergence plays a critical role to distinguish vulnerable implementations. If the SCA security metric of any computing block has a large value or is above a threshold, it should be reduced significantly, possibly to zero, by the proposed resynthesis at the logic level.

Once the logic level design has an acceptable variance metric, it can be synthesized into transistor level netlist. The information theoretic metric of mutual information can be computed both at the transistor netlist level and physical (or layout) level. Mutual information \( I(K;L) \) of the secret data \( K \) and the corresponding leakage \( L \) as the third SCA security metric quantifies amount of information about the secret data in the leakage channel (power). If the mutual information indicates that a significant fraction of secret key bits are leaking through \( L \) (power), the design needs to be reinforced.

The second thread consists of a design schema to reduce the SCA vulnerability at the netlist level. This is done through the so called technology mapping or cell binding phase. SCA secure versions of the \( t \)-private [Ishai et al. (2003)] cells as well as the sense amplified based logic (SABL) and wave differential dynamic logic (WDDL) for AND, OR, NAND, NOR, NXOR and XOR logic gates are to be provided in the technology library. These \( t \)-private cell primitives are based on Ishai’s \( t \)-private circuits which are robust against the \( t \)-th order side-channel (or probing) attacks [Ishai et al. (2003)]. They can be verified as SCA secure using our SCA security metrics at all design abstraction levels. The parts of the cryptographic system determined vulnerable by the KL divergence based SCA security metric at the logic level can be synthesized with these \( t \)-private cells, SABL or WDDL cells.

Third, a \( t \)-private logic synthesis method is proposed in order to prevent side-channel attacks at the logic (or gate) level. After logic synthesis, vulnerable sub-logic can be determined through SCA security metrics. It should be synthesized into the following reduced area version of \( t \)-private circuits. The boolean functions of insecure parts are represented by the exclusive-
Table 1.1: Proposed Security Metrics and Solution at each Design Abstraction level

<table>
<thead>
<tr>
<th>level</th>
<th>security metrics</th>
<th>leakage estimation method</th>
<th>solution</th>
</tr>
</thead>
<tbody>
<tr>
<td>logic level</td>
<td>KL divergence</td>
<td>renewal process</td>
<td>t-private logic synthesis</td>
</tr>
<tr>
<td>transistor level</td>
<td>all</td>
<td>simulation</td>
<td>balance matching</td>
</tr>
<tr>
<td>physical/layout level</td>
<td>all</td>
<td>simulation</td>
<td>balance matching</td>
</tr>
</tbody>
</table>

OR sum-of-products (ESOP) and then the products are masked with random bits. The masked products are replaced with $t$-private circuits. Exclusive-ORs are also replaced with $t$-private XOR circuits. We call this $t$-private logic synthesis. Since $t$-private XOR and NXOR primitives have significantly smaller area and better delay than the original $t$-private circuits, the ESOP representation may have both area and delay advantages. Table 1.1 summarizes the proposed security metrics and side-channel leakage estimation methods.

Finally, the fourth thread targets secure memory modules. Memories also leak information. Private data including cryptographic keys are committed to the memory. This data-at-rest is open to physical access based attacks. These attacks slice the silicon until individual transistors are exposed by a Focused Ion Beam (FIB). An electron microscope is used to examine the silicon. Halderman et al. [Halderman et al. (2008)] proposed "cold-boot attack" which is a method to measure a significant fraction of data stored in a powered-off memory (e.g. DRAM) by cooling the chip to around $-50^\circ C$ at which temperature the data will persist for several minutes with minimal error. Ishai’s [Ishai et al. (2003)] $t$-private coding can be used for memory as well. Recently, Valamehr et al. [Valamehr et al. (2012)] developed more general and more efficient masking methods to prevent such memory attacks. However, their more efficient memory coding methods require the private data-at-rest such as a key to be decoded before it can be used in computation. We propose coding methods that are as efficient as Valamehr et al. [Valamehr et al. (2012)] for memory coding, but at the same time can use the encoded data-at-rest for computing in flight as is. We call such coding systems $t$-private systems.

1.2 Summary

The thesis is organized as the following chapters. Chapter 1 gives an introduction to the background and contribution of the thesis.
Chapter 2 presents the overview of side-channel analysis attacks. As an example, side-channel based AVR disassembler is proposed.

Security metrics are proposed in Chapter 3. This chapter is based on the published papers in VLSID 2016 [Park and Tyagi (2016)] and ISVLSI 2014 [Park and Tyagi (2014b)].

Chapter 4 presents secure logic styles such as \( t \)-private logic circuits, SABL and WDDL. These secure logic cells are implemented at the various abstract level (from the logic gate level to the layout level). Also, the SCA vulnerability of these secure logic style is verified by simulating SCA attacks.

Chapter 5 presents the methodology of SCA secure FPGA and ASIC implementation. This chapter is based on the published paper in HOST 2012 [Park and Tyagi (2012)]

Chapter 6 presents \( t \)-private memory and systems. Probing-resistant memories are focused on. This chapter is based on the published paper in SPACE 2014 [Park and Tyagi (2014a)]

In the final chapter 7, the thesis is concluded with a discussion on future work.
CHAPTER 2. SIDE-CHANNEL ANALYSIS ATTACKS

2.1 Introduction

Common side-channel analysis attacks use a current path at $V_{dd}$ or $gnd$ pin or electromagnetic radiation of a specific location in the chip to reveal a secret key. Power based side-channel attacks are based on the observation of general CMOS switching characteristic that the power consumption depends on input signals. Simple power analysis (SPA) attack [Kocher et al. (1999)] is a technique to directly interpret power consumption measurements collected during cryptographic operations. SPA attack requires detailed knowledge about the implementation of the cryptographic algorithm executed by the device under attack. A skilled adversary monitors only one trace or a few traces of power consumption during cryptographic operations and then reveals the secret key. This scenario is not practical since it is very difficult to obtain detailed information of the modern complex hardware implementation such as effective capacitance and resistance of internal nodes.

But profiling makes the scenario practical. In the profiling phase, an adversary can estimate probability distribution of power consumption given any secret key by recoding many power traces at the specific times when cryptographic operations with intermediate values related to the secret key are performing. The more power traces are exploited for the profiling, the more accurately the probability distributions are estimated. The correct secret key can be extracted with various classifiers (or distinguishers) based on the estimated probability distributions and a maximum-likelihood (ML) decision rule. Machine learning techniques such as linear discriminant analysis (LDA), quadratic discriminant analysis (QDA), logistic regression classifier or support vector machine (SVM) can be utilized.

As a non-profiling attack, differential power analysis (DPA) attack has been shown to
be especially effective in finding the secret key by exploiting correlation between estimated power consumption and the processed data. Since this attack needs little knowledge of the implementation of the cryptographic algorithm and can be performed with relatively cheap equipment, it is known to be a major threat to cryptographic devices such as smart cards or embedded systems. The hypothetical power consumption model (or leakage model) of an adversary based on the intermediate value which depends on the key is related to the measured power consumption if the key guess is correct. The adversary’s leakage model and the classifier affect success of failure of attack. Fig. 2.1 shows the diagram of the side-channel analysis attacks.

The chapter is organized as follows. The next section presents the general method of differential power analysis attack. Section 2.3 describes profiling attacks with various machine learning classifiers such as LDA, QDA, naive Bayes classifier and SVM. As an example of SCA application, SCA based disassembler of AVR is proposed in Section 2.4.
2.2 Differential Power Analysis (DPA) Attack

There exists a general attack strategy that is used by all DPA attacks. The first step of the DPA attack is to determine the intermediate value of the cryptographic algorithm executed by the device under attack, which is denoted by \( v_i = f(d_i, k^*) \), where \( d_i \) is the \( i \)th plain text or cipher text and \( k^* \) is the secret key.

The second step is to measure the power consumption of the cryptographic device while it encrypts or decrypts \( D \) different data blocks including the selected function at the first step. We denote the power trace as \( \vec{t}_i = (t_{i,1}, t_{i,2}, \ldots, t_{i,t^*}, \ldots, t_{i,P})^T \) corresponding to data block \( d_i \), where \( P \) denotes the length of the trace and \( t_{i,t^*} \) is the power consumption when the selected function at the first step is performed. An adversary measures a trace for each of the \( D \) data blocks, and hence, the traces can be written as matrix \( T \) of size \( D \times P : T = (\vec{t}_1, \vec{t}_2, \ldots, \vec{t}_{t^*}, \ldots, \vec{t}_P) \), where \( \vec{t}_j \) for \( j = 1, \ldots, P \) is a column vector of size \( D \times 1 \).

The third step is to calculate a hypothetical intermediate value for all possible \( k \) : \( v_{i,j} = f(d_i, k_j) \) for \( i = 1, \ldots, D \) and \( j = 1, \ldots, K \).

The forth step is to map the hypothetical intermediate values to the hypothetical power consumption values: \( h_{i,j} = g(v_{i,j}) = g(f(d_i, k_j)) \) for \( i = 1, \ldots, D \) and \( j = 1, \ldots, K \). The most commonly used power consumption models are the Hamming-distance and the Hamming-weight model. The \( D \times K \) matrix \( H \) is made at this step : \( H = (\vec{h}_1, \ldots, \vec{h}_K) \), where \( \vec{h}_i \) for \( i = 1, \ldots, K \) is a vector of size \( D \times 1 \).

The fifth step is to compare the hypothetical power consumption model with the measured power traces. In order to measure the linear relationships between two vectors \( \vec{h}_i \) and \( \vec{t}_j \) for \( i = 1, \ldots, K \) and \( j = 1, \ldots, T \), the correlation coefficient is calculated:

\[
  r_{i,j} = \frac{\sum_{d=1}^{D}(h_{d,i} - \overline{h_i})(t_{d,j} - \overline{t_j})}{\sqrt{\sum_{i=1}^{D}(h_{d,i} - \overline{h_i})^2 \sum_{j=1}^{D}(t_{d,j} - \overline{t_j})^2}}
\]

where \( \overline{h_i} \) and \( \overline{t_j} \) denote the mean values of the vector \( \vec{h}_i \) and \( \vec{t}_j \), respectively. If \( r_{k^*,t^*} \) of the correct key \( k^* \) and the specific time \( t^* \) has the distinct peak value, the DPA attack is successful.
2.3 Profiling Attacks

Assuming that the adversary performs a Bayesian attack, s/he first carries out many experiments to measure power consumption in order to model the conditional probability distribution of side-channel power given all possible keys \( k \) for \( k = 1, \ldots, K \), denoted by \( \Pr[\vec{l}|k] \). We call this process the profiling step. After the profiling step, the posterior probability that the secret key is equal to \( k \) given any measured power \( (\vec{l}_j) \) can be computed using Bayes’ theorem:

\[
\Pr[k|\vec{l}_j] = \frac{\Pr[\vec{l}_j|k]\Pr[k]}{\sum_{k=1}^{K} \Pr[\vec{l}_j|k]\Pr[k]}.
\]

Using the maximum-likelihood estimation, the best guess key is the key \( k \) that leads to the maximum probability:

\[
k = \arg \max_{k \in K} \prod_{j=1}^{D} \Pr[k|\vec{l}_j].
\]

(2.1)

If the prior probability \( \Pr[k] \) for \( k = 1, \ldots, K \) is uniformly distributed, Eq. (2.1) is equal to the following:

\[
k = \arg \max_{k \in K} \prod_{j=1}^{D} \Pr[\vec{l}_j|k]
\]

(2.2)

The likelihood probability \( \Pr[\vec{l}_j|k] \) at Eq. (2.2) determines the kind of the classifier. The successful classifier selects the correct key : \( k = k^* \).

2.3.1 Naïve Bayes classifier

Assuming that \( \vec{l}_j \in \mathbb{R}^t \) with \( \vec{l}_j = (l_{j,1}, \ldots, l_{j,t})^T \) where \( 1 \leq t \leq P \) and each \( l_{j,i} \) is conditionally independent of every other \( l_{j,m} \) for \( i \neq m \) given the key \( k \), the classifier is defined as

\[
k = \arg \max_{k \in K} \prod_{j=1}^{D} \prod_{i=1}^{t} \hat{f}(l_{j,i}|k),
\]

(2.3)

where \( \hat{f}(l_{j,i}|k) \) is a kernel density estimator. The kernel density estimator is written as

\[
\hat{f}(x) = \frac{1}{nh} \sum_{i=1}^{n} K \left( \frac{x - X_i}{h} \right),
\]
A kernel is a non-negative real-valued integrable function satisfying the following two requirements:

\[ \int_{-\infty}^{\infty} K(u)du = 1 \]

\[ K(-u) = K(u) \text{ for all values of } u. \]

If the Gaussian kernel is used,

\[ K(u) = \frac{1}{\sqrt{2\pi}} \exp\left(-\frac{u^2}{2}\right). \]

A possible estimated bandwidth for kernel density estimation [Wasserman (2006)] is given by

\[ \hat{h} = \left[ \frac{8\sqrt{\pi} \int K^2(u)du}{3\int u^2 K(u)du^2} \right]^{1/5} \min(S, S_{rod}) n^{-1/5}, \]

where \( S = \sqrt{\frac{1}{n-1} \sum_{i=1}^{n} (X_i - \bar{X})^2} \) and \( S_{rod} = \text{median}\{|X_i - F_{n}^{-1}(\frac{1}{2})|\} \) with \( F_{n}^{-1}(\frac{1}{2}) \) denotes the median of the sample. The classifier of Eq. (2.3) is called naïve Bayes classifier.

### 2.3.2 Linear discriminant analysis

If the likelihood probability \( \Pr[l_j^*|k] \) for \( k = 1, \ldots, K \) is the multivariate Gaussian density function with the mean vector \( \mu_k \) and common covariance matrix \( \Sigma \) of size \( t \times t \), that is,

\[ \Pr[l_j^*|k] = \frac{1}{(2\pi)^{t/2} |\Sigma|^{1/2}} \exp\left(-\frac{1}{2} (l_j^* - \mu_k)^T \Sigma^{-1} (l_j^* - \mu_k) \right), \]

then the classifier is the following:

\[ k = \arg \max_{k \in K} \prod_{j=1}^{D} \log \Pr[l_j^*|k] \]

\[ = \arg \max_{k \in K} \prod_{j=1}^{D} \log \left( \frac{1}{(2\pi)^{t/2} |\Sigma|^{1/2}} \exp\left(-\frac{1}{2} (l_j^* - \mu_k)^T \Sigma^{-1} (l_j^* - \mu_k) \right) \right) \]

\[ = \arg \max_{k \in K} \prod_{j=1}^{D} \left[ l_j^T \Sigma^{-1} \mu_k - \frac{1}{2} \mu_k^T \Sigma^{-1} \mu_k \right] \]

This classifier is the linear discriminant analysis (LDA) classifier.
2.3.3 Quadratic discriminant analysis

The quadratic discriminant analysis (QDA) classifier results from the assumption that each class is drawn from a multivariate Gaussian distribution with a class specific mean row vector \( \mu_k \) and class specific covariance matrix \( \Sigma_k \). The QDA classifier is the following:

\[
\hat{k} = \arg \max_{k \in K} \prod_{j=1}^D \log \Pr[\mathbf{l}_j | k] = \arg \max_{k \in K} \prod_{j=1}^D \log \left( \frac{1}{(2\pi)^{t/2} |\Sigma_k|^{1/2}} \exp \left( -\frac{1}{2} (\mathbf{l}_j - \mu_k)^T \Sigma_k^{-1} (\mathbf{l}_j - \mu_k) \right) \right)
\]

= arg max_{k \in K} \prod_{j=1}^D \left[ -\frac{1}{2} \log |\Sigma_k| + \frac{1}{2} \mathbf{l}_j^T \Sigma_k^{-1} \mathbf{l}_j + \mathbf{l}_j^T \Sigma_k^{-1} \mu_k - \frac{1}{2} \mu_k^T \Sigma_k^{-1} \mu_k \right].

2.3.4 Support vector machine

Support vector machines have been introduced by Vapnik [Vapnik (1995)]. It became more important and popular in recent years when extensions to general nonlinear SVMs have been made [Vapnik (1995), Vapnik (1998)].

2.3.4.1 Linear SVM classifier : separable case

Consider a given training set \( \{ \mathbf{x}_i', y_i \}_{i=1}^N \), input patterns \( \mathbf{x}_j \in \mathbb{R}^d \) and output patterns \( y_i \in \mathbb{R} \) with class labels \( y_i \in \{+1, -1\} \). We define a unique separating hyperplane. We would like to find \( \mathbf{w} \) and \( b \) such that

\[
\begin{cases}
\mathbf{w}^T \mathbf{x}_i + b \geq +1 & \text{if } y_i = +1 \\
\mathbf{w}^T \mathbf{x}_i + b \leq -1 & \text{if } y_i = -1
\end{cases}
\]

which can be rewritten as

\[
y_i(\mathbf{w}^T \mathbf{x}_i + b) \geq 1, \quad i = 1, \ldots, N. \tag{2.4}
\]

The optimal searching hyperplane is the one that maximize the distance between the hyperplane and the nearest points on either side. The distance of \( \mathbf{x}_i \) to the discriminant is

\[
\frac{|\mathbf{w}^T \mathbf{x}_i + b|}{\|\mathbf{w}\|} = \frac{y_i(\mathbf{w}^T \mathbf{x}_i + b)}{\|\mathbf{w}\|}
\]
which we would like to be at least some value $\rho$ which is called margin:

$$\frac{y_i(\vec{w}^T \vec{x}_i + b)}{\|\vec{w}\|} \geq \frac{\rho}{2} \quad \forall i$$

By scaling $\vec{w}$ such that $\min_i |\vec{w}^T \vec{x}_i + b| = 1$, the problem is equal to the following optimization problem:

$$\min_{\vec{w}} \frac{1}{2} \vec{w}^T \vec{w} \quad \text{subject to } y_i(\vec{w}^T \vec{x}_i + b) \geq 1 \quad \text{for } i = 1, \ldots, N.$$  

This is a standard quadratic optimization problem, whose complexity depends on $d$, the dimensionality of the training data. We can convert the optimization problem to a form whose complexity depends on $N$, the number of training instances, and not on $d$. The advantage of this new formulation is that it will allow us to rewrite the basic functions in terms of kernel functions [Alpaydin (2010)].

The Lagrangian for this problem is

$$L_p(\vec{w}, b; \vec{\alpha}) = \frac{1}{2} \vec{w}^T \vec{w} - \sum_{i=1}^{N} \alpha_i \{y_i(\vec{w}^T \vec{x}_i + b) - 1\}$$

with Lagrange multipliers $\alpha_i \geq 0$ for $i = 1, \ldots, N$. Since the main term is convex and the linear constraints are also convex, this is a convex quadratic optimization problem. Therefore, we can equivalently solve the dual problem, making use of the Karush-Kuhn-Tucher condition. The dual is to maximize $L_p$ with respect to $\vec{\alpha}$, subject to the constraints that the gradient of $L_p$ with respect to $\vec{w}$ and $b$ are 0 and also that $\alpha_i \geq 0$. The solution is given by the saddle point of the Lagrangian

$$\max_{\vec{\alpha}} \min_{\vec{w}, b} L(\vec{w}, b; \vec{\alpha}),$$

$$\begin{align*}
\left\{ \begin{array}{l}
\frac{\partial L_p}{\partial \vec{w}} = 0 \rightarrow \vec{w} = \sum_{i=1}^{N} \alpha_i y_i \vec{x}_i \\
\frac{\partial L_p}{\partial b} = 0 \rightarrow \sum_{i=1}^{N} \alpha_i y_i = 0.
\end{array} \right.
\end{align*}$$

The resulting classifier is the following:

$$y(\vec{x}) = \text{sign} \left( \sum_{i=1}^{N} \alpha_i y_i \vec{x}_i^T \vec{x} + b \right).$$  \hfill (2.5)
Note that this problem is solved in $\bar{\mathbf{a}}$, not in $\bar{\mathbf{w}}$. Once we solve for $\bar{\mathbf{a}}$, most elements of $\bar{\mathbf{a}}$ vanish with $\alpha_i = 0$ and only a few elements have greater than 0. The data related to nonzero $\alpha_i$ are called support vectors and these data points contribute to the sum in the classifier model at Eq. (2.5).

2.3.4.2 Linear SVM classifier: non-separable case

If the two classes are not linearly separable such that there is no hyperplane to perfectly separate the data, the hyperplane that incurs the least error should be searched. The inequality of Eq. (2.4) is modified into the following:

$$y_i(\bar{\mathbf{w}}^T \bar{x}_i + b) \geq 1 - \xi_i \quad \text{for } i = 1, \ldots, N$$

with slack variables $\xi_i > 0$ such that the original inequalities can be violated for certain points if needed. The optimization problem becomes

$$\min_{\bar{\mathbf{w}}, \xi} \mathcal{J}(\bar{\mathbf{w}}, \bar{\xi}) = \min_{\bar{\mathbf{w}}, \xi} \frac{1}{2} \bar{\mathbf{w}}^T \bar{\mathbf{w}} + c \sum_{i=1}^{N} \xi_i$$

subject to

$$\begin{cases} y_i(\bar{\mathbf{w}}^T \bar{x}_i + b) \geq 1 - \xi_i \quad \text{for } i = 1, \ldots, N \\ \xi_i \geq 0 \quad \text{for } i = 1, \ldots, N. \end{cases}$$

The Lagrangian for this problem is

$$L_p(\bar{\mathbf{w}}, b, \xi, \bar{\alpha}, \bar{\nu}) = \mathcal{J}(\bar{\mathbf{w}}, \bar{\xi}) - \sum_{i=1}^{N} \alpha_i (y_i(\bar{\mathbf{w}}^T \bar{x}_i + b) - 1 + \xi_i) - \sum_{i=1}^{N} \nu_i \xi_i$$

and Lagrange multipliers $\alpha_i \geq 0, \nu_i \geq 0$ for $i = 1, \ldots, N$. The solution is given by the saddle point of Lagrangian :

$$\max_{\bar{\alpha}, \bar{\nu}} \min_{\bar{\mathbf{w}}, \bar{\xi}} L(\bar{\mathbf{w}}, b, \xi; \bar{\alpha}, \bar{\nu}),$$

$$\begin{cases} \frac{\partial L_p}{\partial \bar{\mathbf{w}}} = 0 \rightarrow \bar{\mathbf{w}} = \sum_{i=1}^{N} \alpha_i y_i \bar{x}_i \\ \frac{\partial L_p}{\partial b} = 0 \rightarrow \sum_{i=1}^{N} \alpha_i y_i = 0 \\ \frac{\partial L_p}{\partial \xi_i} = 0 \rightarrow 0 \leq \alpha_i \leq c, \quad i = 1, \ldots, N. \end{cases}$$
2.3.4.3 Nonlinear SVM classifiers

If the problem is nonlinear, we can map the problem to a high dimensional feature space \((\mathbb{R}^n)\) by doing a nonlinear transformation using suitably chosen basic function. After the nonlinear mapping \(\varphi(\vec{x}): \mathbb{R}^n \rightarrow \mathbb{R}^{n_h}\), a construction of the linear separating hyperplane is done in this high dimensional feature space. The optimization problem becomes

\[
\min_{\vec{w}, \xi} \mathcal{J}(\vec{w}, \xi) = \min_{\vec{w}, \xi} \frac{1}{2} \vec{w}^T \vec{w} + c \sum_{i=1}^{N} \xi_i
\]

subject to

\[
\begin{cases}
  y_i(\vec{w}^T \varphi(\vec{x}_i) + b) \geq 1 - \xi_i & \text{for } i = 1, \ldots, N \\
  \xi_i \geq 0 & \text{for } i = 1, \ldots, N.
\end{cases}
\]

One constructs the Lagrangian :

\[
\mathcal{L}_p(\vec{w}, b, \xi; \vec{\alpha}, \vec{\nu}) = \mathcal{J}(\vec{w}, \xi) - \sum_{i=1}^{N} \alpha_i \{y_i(\vec{w}^T \varphi(\vec{x}_i) + b) - 1 + \xi_i\} - \sum_{i=1}^{N} \nu_i \xi_i
\]

and Lagrange multipliers \(\alpha_i \geq 0, \nu_i \geq 0\) for \(i = 1, \ldots, N\). The solution is given by the saddle point of Lagrangian :

\[
\max_{\alpha, \nu} \min_{\vec{w}, b, \xi} \mathcal{L}(\vec{w}, b, \xi; \vec{\alpha}, \vec{\nu}),
\]

\[
\begin{cases}
  \frac{\partial \mathcal{L}_p}{\partial \vec{w}} = 0 \rightarrow \vec{w} = \sum_{i=1}^{N} \alpha_i y_i \varphi(\vec{x}_i) \\
  \frac{\partial \mathcal{L}_p}{\partial b} = 0 \rightarrow \sum_{i=1}^{N} \alpha_i y_i = 0 \\
  \frac{\partial \mathcal{L}_p}{\partial \xi_i} = 0 \rightarrow 0 \leq \alpha_i \leq c, \quad i = 1, \ldots, N.
\end{cases}
\]

We make use of the Mercer condition by choosing a kernel

\[
K(\vec{x}_k, \vec{x}_l) = \varphi(\vec{x}_k)^T \varphi(\vec{x}_l).
\]

By applying this theorem one can avoid computations in the huge dimensional feature space.

The nonlinear SVM classifier takes the form

\[
y(\vec{x}) = \text{sign} \left[ \sum_{i=1}^{N} \alpha_i y_i K(\vec{x}, \vec{x}_i) + b \right]
\]

\[
= \text{sign} \left[ \sum_{i=1}^{\#SV} \alpha_i y_i K(\vec{x}, \vec{x}_i) + b \right]
\]
with $\#SV$ denotes the number of support vectors.

Several kernels $K(\cdot, \cdot)$ are the followings:

$$K(\vec{x}, \vec{x}_i) = \vec{x}_iT\vec{x} \quad \text{(linear kernel)}$$

$$K(\vec{x}, \vec{x}_i) = (\vec{x}_iT\vec{x} + 1)^d \quad \text{(polynomial kernel of degree } d)$$

$$K(\vec{x}, \vec{x}_i) = \exp(-\|\vec{x} - \vec{x}_i\|^2/\sigma^2) \quad \text{(RBF kernel)}$$

$$K(\vec{x}, \vec{x}_i) = \tanh(\kappa\vec{x}_iT\vec{x} + \theta) \quad \text{(MLP kernel)}.$$

### 2.4 Side-channel Based Disassembler of AVR microcontroller

The main focus of the side-channel based disassembler is to extract assembly level code along with the control flow graph from the side-channel leakage. The significant difference between side-channel analysis attacks and side-channel based disassembler is the number of required power sample traces to succeed assuming that both use profiled templates. Side-channel analysis attacks for secret data leakage have more flexibility in the number of required sample traces because the adversary can control the plaintext input of the target device. But side-channel disassembler does not have similar controllability of the target device. It should recognize a power or EM trace of each executed instruction. In other words, side-channel disassembler should estimate which instruction is executing, which register is used, or what value is processed with only one sample. This makes side-channel disassembler a more challenging problem. It requires more advanced estimation techniques.

There exist many challenging problems in complete disassembly. Identification of destination register, $Rd$ and source register, $Rs$ for register transfer instructions or data for load or store instructions is difficult. For a more complete monitoring of programs, many variables such as register names, register data, memory address and values for load/store instructions should be estimated. Moreover, recent embedded microcontrollers such as ARM Cortex-M or Cortex-A series have more complex architectures with deeper pipeline stages and larger in-
struction sets. Their system clock frequency also approaches a few hundred MHz or about 1GHz. It becomes more difficult to disassemble programs on the recent embedded devices. Lastly, the acquisition methods of power or EM emanations with oscilloscopes would be significantly stretched because of higher system clock frequencies of the target devices (of the order of 1GHz). High sampling rate oscilloscopes (over 5GS/s) are needed to collect power or EM leakage information generated at 1GHz frequency to prevent loss of fidelity. For profiling, multiple data samples are needed, which may be a few billion (2^{32}) in case of 32-bit instruction sets. This can make the profiling process significantly time consuming. Fast bandwidth between the oscilloscope and the desktop or laptop to store the sampled data is also required. The oscilloscopes with high sampling, high vertical resolution and fast bandwidth are fairly expensive (over $20 K).

In this section, we propose power side-channel based disassembler of AVR using hierarchical quadratic discriminant analysis (QDA) classifier and SVM classifier. Even though AVR microcontroller is not state-of-the-art devices, we believe that our method can be a starting point to disassemble recent embedded microcontroller. Our disassembler includes estimating which registers are used and what value the registers have as well as which instructions are executed. Also, we compare QDA classifier with other classifiers such as naïve Bayes classifier, LDA classifier and the SVM classifier.

2.4.1 Preliminary Experiments

We conducted preliminary experiments to check if similar style instructions of AVR AT-mega328p µC can be disassembled through power analysis. We considered 6 data transfer instructions (add, sub, and, mov, or, eor) from the source register (Rs16 ∼ Rs25) to the destination register (Rd16 ∼ Rs25). The goal of this experiment is to identify which instruction is executed and which Rd and Rd are exploited.

The AVR µC has 2 pipeline stages and with a clock frequency of 16 MHz. Tektronix DPO-4032 oscilloscope is used to sample the power pin at 1.25GS/s, 20MHz bandwidth, 1000 sample points and 128 average mode. Using this oscilloscope, the voltage of the shunt resistor
between the GND pin and ground is measured. Each power trace is measured with the following program segment template: \texttt{sbi, 5 nops, targeted profiled instruction, 5 nops}. The \texttt{sbi} instruction is executed for the trigger signal. In order to remove power consumption of \texttt{sbi} instruction and electrical noise, we compute the difference between each power trace and the reference power traces of \texttt{sbi} and 10 nops sequence. For profiling, 3000 power traces per each instruction with randomly selected \texttt{Rs} and \texttt{Rd} (the values of the \texttt{Rs} and \texttt{Rd} also are randomly distributed) are sampled. We also measure 3000 power traces per each \texttt{Rd} with randomly selected instruction and \texttt{Rs} and 3000 power traces per each \texttt{Rs} with randomly selected instruction and \texttt{Rd}. These training data will be used for the classification. There exist 3 different class groups. The first class group represents the instruction: \( C_{\text{int}} = \{ \texttt{cadd}, \texttt{csub}, \texttt{cand}, \texttt{cmov}, \texttt{cor}, \texttt{coor} \} \). The second class group and third class group represents the source register and the destination register, respectively: \( C_{\text{Rd}} = \{ \texttt{crd16}, \ldots, \texttt{crd25} \}, C_{\text{Rs}} = \{ \texttt{crs16}, \ldots, \texttt{crs25} \} \).

Before the training, the measured traces should be preprocessed in order to remove noise and to make different classes be more distinguishable. The continuous wavelet transform (CWT) to extract distinct features among all classes in both the frequency and the time domain is used. Principal components (time and frequency) are extracted from the wavelet transform of the collected traces. Only the principal time and frequency region features are kept, and all the other time and frequency domain signals are zeroed. An inverse CWT of the shaped time and frequency signal contains only the principal features in the time domain. The next step is the feature selection to look for which any specific times are significant. The total number of sampling point per each inverse-CWT power trace is 160. Assuming that each sampling point has normal distribution with the mean \( \mu_i \) and the variance \( \sigma_i^2 \) for \( i = 1, \ldots, 160 \), the probability distribution of each class has the multivariate (160-dimensional) normal distribution. The computation complexity is very expensive and not practical. Thus, the dimensionality reduction or feature selection is required.

The Kullback-Leibler divergence is useful metric for the feature selection. The more the KL divergence between two random variable, the more distinguishable two random variables. The specific sampling points should have large KL-divergence value. Also, the specific sampling points does not have dependency (or collinearity). To satisfy two conditions, the specific
sampling points have locally maximum value. As a result, 160 dimensionality can reduce to about 10. Fig. 2.2 shows the preprocessing for the separation of power traces of \texttt{and} and \texttt{sub}. The scatter plots of the raw power traces are overlapped. After CWT analysis and the feature selection, the scatter plots does not have the overlapping region.

3000 power traces with the specific sample points per each class are used for the training depending on the classifier. Linear discriminant analysis (LDA), quadratic discriminant analysis (QDA) and naïve Bayes method are executed. Each classifier has different assumption. LDA assumes that the distribution of each class has multivariate normal distribution with the same covariance matrix ($\Sigma$). QDA has more flexibility than LDA since they assumes that the distribution of each class has multivariate normal distribution with the different covariance matrix ($\Sigma_i \neq \Sigma_j \forall i \neq j$). Naïve Bayes classifier assumes that the probability distribution of each specific sampling point of each class can be various distribution independently. The marginal probability distribution of power traces at a specific sampling point resembles the normal distribution and the marginal probability distribution of each class has different variance. Fig. 2.3 shows the kernel density estimation of each instruction at a specific sampling point. Since the characteristic of power traces satisfies the assumption of QDA, the QDA classifier has the best performance among three classifiers (LDA, QDA, naïve Bayes classifier). The successful recognition rates (SR) of instructions (\texttt{add}, \texttt{sub}, \texttt{and}, \texttt{mov}, \texttt{or}, \texttt{eor}) according to classifiers are shown in Table 2.1.

The registers from \texttt{Rd16} (or \texttt{Rs 16}) to \texttt{Rd25} (or \texttt{Rs25}) can be grouped into 4 classes depending on the Hamming weight of the binary address of the register. The Hamming weight of the register address is very related to the power consumption during the fetch and decoding of the instruction since the address of registers occupies 10-bit length of the 16-bit instruction code. The classification of registers (\texttt{Rd}, \texttt{Rs}) can be executed hierarchically. The Hamming weight of the address of the register is identified and then the address of the register in the Hamming weight class is recognized. Fig. 2.4 shows the hierarchical classification of the register (\texttt{Rd}, \texttt{Rs}) using the QDA classifier and the successful recognition rate of the Hamming weight class and the address. The successful recognition rates of the Hamming weight of \texttt{Rd} and \texttt{Rs} are 80% and 69.6%, respectively. The address of the register \texttt{Rd} and \texttt{Rs} with the 2-Hamming weight is
recognized at the rate of 77.8% and 67.5%, respectively. The address of the register Rs and Rd with the 3-Hamming weight is recognized at the rate of 83% and 73.6%, respectively. Fig. 2.4 shows the hierarchical classification of registers Rd and Rs and successful recognition rates.

### 2.4.2 SVM

LS-SVM (Least Squares Support Vector Machine) [Leuven (2011)] is used to classify instructions. Fig. 2.5 shows the successful recognition rates of LS-SVM and QDA to classify measured power traces into two classes. LS-SVM mostly overcomes QDA classifier in terms of

<table>
<thead>
<tr>
<th>Classifier</th>
<th>SR</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDA</td>
<td>37%</td>
</tr>
<tr>
<td>QDA</td>
<td>70.1%</td>
</tr>
<tr>
<td>naive Bayes</td>
<td>37.1%</td>
</tr>
</tbody>
</table>
the successful recognition rate. In case of $C = \{c_{\text{exor}}, c_{\text{mov}}\}$, LS-SVM results in 8.5 % better performance than QDA classifier. Table 2.2 shows successful recognition rates of LS-SVM and QDA classifier depending on various classes. LS-SVM increases 12 % successful recognition rates of 6 instructions (add, sub, and, mov, or, eor) compared with QDA result.
Table 2.2: SR of instructions using LS-SVM and QDA classifiers

<table>
<thead>
<tr>
<th>Instruction Comparison</th>
<th>LS-SVM</th>
<th>QDA</th>
</tr>
</thead>
<tbody>
<tr>
<td>add vs and</td>
<td>88.97%</td>
<td>89.26%</td>
</tr>
<tr>
<td>add vs sub</td>
<td>89.88%</td>
<td>89.58%</td>
</tr>
<tr>
<td>add vs exor</td>
<td>81.46%</td>
<td>85.46%</td>
</tr>
<tr>
<td>add vs or</td>
<td>93.10%</td>
<td>89.21%</td>
</tr>
<tr>
<td>add vs mov</td>
<td>89.28%</td>
<td>87.13%</td>
</tr>
<tr>
<td>sub vs mov</td>
<td>95.17%</td>
<td>94.05%</td>
</tr>
<tr>
<td>sub vs or</td>
<td>91.80%</td>
<td>93.28%</td>
</tr>
<tr>
<td>sub vs and</td>
<td>94.67%</td>
<td>95.25%</td>
</tr>
<tr>
<td>sub vs or</td>
<td>94.13%</td>
<td>91.57%</td>
</tr>
<tr>
<td>exor vs or</td>
<td>91.5%</td>
<td>88.12%</td>
</tr>
<tr>
<td>exor vs mov</td>
<td>92.92%</td>
<td>84.42%</td>
</tr>
<tr>
<td>exor vs and</td>
<td>84.92%</td>
<td>86.25%</td>
</tr>
<tr>
<td>or vs mov</td>
<td>89.63%</td>
<td>92.4%</td>
</tr>
<tr>
<td>or vs and</td>
<td>91.85%</td>
<td>90.37%</td>
</tr>
<tr>
<td>mov vs and</td>
<td>88.76%</td>
<td>86.92%</td>
</tr>
<tr>
<td>add vs and vs exor</td>
<td>86.83%</td>
<td>78.56%</td>
</tr>
<tr>
<td>add vs and vs mov</td>
<td>82.73%</td>
<td>79.93%</td>
</tr>
<tr>
<td>add vs and vs or</td>
<td>83.64%</td>
<td>82.91%</td>
</tr>
<tr>
<td>add vs and vs sub</td>
<td>85.83%</td>
<td>85.16%</td>
</tr>
<tr>
<td>add vs exor vs mov</td>
<td>85.23%</td>
<td>77.31%</td>
</tr>
<tr>
<td>add vs exor vs or</td>
<td>82.57%</td>
<td>79.82%</td>
</tr>
<tr>
<td>add vs exor vs sub</td>
<td>86.01%</td>
<td>81.6%</td>
</tr>
<tr>
<td>add vs and vs exor vs mov vs or vs sub</td>
<td>82%</td>
<td>70.1%</td>
</tr>
</tbody>
</table>
CHAPTER 3. SECURITY METRICS

3.1 Introduction

In this chapter, we focus on SCA metrics to flag insecure combinational modules within a complete cryptographic system. We assume that the adversary is powerful enough to estimate power consumption accurately to account for the number of switching transitions including glitches in a complete cryptographic system. From the designer point of view, this assumption bases security on an all powerful adversary. Even though simulation based profiling can be performed at the logic level, it should be avoided due to efficiency. The number of input vectors of the simulation increases exponentially in the number of input bits, denoted by n. The power consumption can be estimated more efficiently by the Monte Carlo probabilistic methods. The Monte Carlo probabilistic power estimation model is based on the fact that power consumption depends on the transition probability and capacitance of the output node of logic gates [Najm (1994)]. But the probabilistic power estimation model does not consider glitches caused by the gate delay.

First, we propose a new stochastic power estimation method using renewal process and linear regression which includes the dynamic power caused by the glitching phenomenon. This method is used at the logic level design for efficient power profiling. Given any input transitions of the combinational circuit, the normal power distribution with the mean $\mu$ and variance $\sigma^2$ can be obtained.

Second, security metrics to capture SCA vulnerability with the power estimation are defined and computed. The CAD for design flow includes the SCA metric estimation and optimization just as area and delay estimation and optimization. The SCA security is quantified using (1) the normalized variance metric (or the coefficient of variance) [Basel Halak (2013)], (2)
Kullback-Leibler divergence and [S. Kullback and R. A. Leibler (1951)] (3) the information theoretic metric of the profiled power distribution. In our design flow, SCA vulnerability should be verified with these metrics at all implementation abstraction levels from logic (or gate) to layout level. We estimate Kullback-Leibler divergence from the power distribution gathered from the approximate and quick renewal process based logic level simulation. Once the SCA metric at the higher logic abstraction level is within safe bounds, the design flow can enter the next abstraction level refinement. This abstraction refinement (as in logic level to netlist level) introduces details that may develop new SCA vulnerabilities. Hence an acceptable SCA metric value at higher abstraction layers still necessitates SCA metric computation at lower levels. The mutual information metric is computed at the layout level with multiple SPICE level circuit simulations. The acceptable thresholds for SCA security metric are defined theoretically. If any combinational module has a value larger than the threshold, it is flagged as a vulnerable module. The vulnerable modules should be transformed into a secure module. One of the methods to accomplish this is to use a secure logic design style such as $t$-private circuits [Ishai et al. (2003)] or masked dual-rail dynamic logic [Mangard (2005)].

The chapter is organized as follows. The next section presents the basic definitions and lemmas for power estimation. We develop the power leakage model using renewal process and linear regression in Section 3.3. The SCA security metrics are presented in Section 3.4. The recognition rate using maximum likelihood estimation is defined in Section 3.5. The recognition rate is very related to KL divergence. Experimental results are presented in Section 3.6. Finally, Section 3.7 concludes the chapter.

### 3.2 Basic Definition and Lemma

In this section, the basic definitions and lemmas for stochastic power estimation of combinational circuits are presented.

**Definition 1** (Boolean difference). [Mohyuddin et al. (2008)] The partial Boolean difference of $f(x_0, x_1, \ldots, x_{n-1})$ with respect to one variable or a subset of its variables is defined
as:

\[
\frac{\partial f}{\partial x_i} = f_{x_i} \oplus f'_{x_i}
\]

\[
\frac{\partial f}{\partial (x_{i_1} x_{i_2} \cdots x_{i_k})} = f_{x_{i_1} x_{i_2} \cdots x_{i_k}} \oplus f'_{x_{i_1} x_{i_2} \cdots x_{i_k}}.
\]

where \( f_{x_i} = f(x_0, x_1, \ldots, 1, \ldots, x_{n-1}) \) and \( f'_{x_i} = f(x_0, x_1, \ldots, 0, \ldots, x_{n-1}) \). The total Boolean difference of \( f(x_0, x_1, \ldots, x_i, \ldots, x_{n-1}) \) with respect to a \( k \)-variable subset of its inputs is defined as:

\[
\frac{df}{d(x_{i_1} x_{i_2} \cdots x_{i_k})} = \sum_{j=0}^{2^k-1} \frac{\partial f}{\partial \vec{x}} \mid_{m_j} (m_j + m_{2^k-j-1})
\]

where \( m_j \)'s are defined as follows:

\[
m_0 = x'_{i_1} x'_{i_2} \cdots x'_{i_{n-1}} x'_{i_k}
\]

\[
m_1 = x'_{i_1} x'_{i_2} \cdots x'_{i_{n-1}} x_{i_k}
\]

\[
:\vdots
\]

\[
m_{2^k-1} = x_{i_1} x_{i_2} \cdots x_{i_{n-1}} x_{i_k},
\]

and

\[
\frac{\partial f}{\partial \vec{x}} \mid_{m_j} = \frac{\partial f}{\partial (x^*_{i_1} x^*_{i_2} \cdots x^*_{i_k})}
\]

where \( m_j = x^*_{i_1} x^*_{i_2} \cdots x^*_{i_k} (x^*_i = x_i \text{ or } x'_i) \).

**Definition 2 (Observability).** The observability of \( x_i \) is the probability that \( x_i \) is observable at the output \( y = f(x_0, x_1, \cdots, x_i, \cdots, x_{n-1}) \) when the polarity of \( x_i \) is changed. Using the boolean difference with respect to \( x_i \),

\[
\text{Ob}_y(x_i) = \Pr \left[ \frac{\partial f}{\partial x_i} \right] = \Pr[f_{x_i} \oplus f'_{x_i}].
\]

In general the \( k \)th order observability of a subset of inputs \( (x_{i_1} x_{i_2} \cdots x_{i_k}) \) at the output \( y = f(x_0, x_1, \cdots, x_{n-1}) \) is defined as:

\[
\text{Ob}_y(x_{i_1}, x_{i_2}, \cdots, x_{i_k}) = \Pr \left[ \frac{df}{d(x_{i_1} x_{i_2} \cdots x_{i_k})} \right].
\]

The conditional observability given \( x^*_{j_1}, \ldots, x^*_{j_m} \) is defined as:

\[
\text{Ob}_y(x_{i_1}, x_{i_2}, \cdots, x_{i_k} | x^*_{j_1}, \ldots, x^*_{j_m}) = \Pr \left[ \frac{df^*_{x_{i_1} \cdots x_{i_k}}}{d(x_{i_1} x_{i_2} \cdots x_{i_k})} \right].
\]
**Definition 3** (Logic network graph). [Micheli (1994)] The logic network graph $G(V, E, W(E))$ is a directed acyclic weighted graph with the vertex set $V$ which is in one-to-one correspondence with the primary inputs, local functions and primary outputs and the weight set $W(E) = \{w((v_i, v_j))|(v_i, v_j) \in E\}$. We denote a path $\mathcal{P}$ from the vertex $v_1$ to another vertex $v_n$ by an alternating sequence of distinct vertices and edges such as the following equation:

$$\mathcal{P} = \{v_1, (v_1, v_2), v_2, (v_2, v_3), \ldots, v_n\}.$$

**Definition 4** (Reconvergent node). Two distinct directed paths are reconvergent if they start at a common vertex $(v_a)$ and terminate at another common vertex $(v_b)$. The vertex $v_a$ is called a reconvergent fanout and the vertex $v_b$ is called a reconvergent node.

**Definition 5** (Effective capacitance). We define the effective capacitance $C_y(x_i)$ as the average of total switched capacitances of all logic gates on the path from the input $x_i$ to the output $y$ when the input $x_i$ is switched. We use the lumped-C model which describes the effective capacitance $C_y(x_i)$ as a lumped capacitance containing the intrinsic and the extrinsic capacitance of all logic gates.

The effective capacitance of a CMOS logic gate depends on the diffusion capacitance $C_d$ of the logic, the wiring capacitance $C_w$ and the gate capacitance $C_g$ of the following logic gates [Weste and Harris (2010)]. The effective capacitance of a logic gate $u$ is given by the following equation:

$$C(u) = C_d(u) + C_w + \sum_{i=1}^{n} C_g(u_i) \quad (3.1)$$

where $n$ is the number of logic gates $u_i$ driven by the logic gate $u$ and $C_g(u_i)$ is the gate capacitance of each of the following logic gates. These capacitances $C_d, C_w$ and $C_g$ depend on the physical properties of the process technology.

**Assumption 1.** For technology independent estimates at the logic level, we assume that the mobility of the nMOS transistors is two times the mobility of the pMOS transistor and that the transistor widths are chosen to achieve balanced rising and falling transition delays.
[Weste and Harris (2010)]. We also assume that a unit transistor has the same gate capacitance $C$ as the source/drain diffusion capacitance ($C = C_g = C_d$) and $C_w$ is equal to zero.

**Lemma 1.** The power consumption $P_y(x_i)$ of logic gates on the path from the input $x_i$ to the output $y$ caused by switching the input $x_i$ depends on the output observability of the input $x_i$ and the effective capacitance $C_y(x_i)$. We define the dynamic power, $P_y(x_i)$, caused by switching the input $x_i$ as

$$P_y(x_i) = 0.5 V_{DD}^2 f \cdot \text{Ob}_y(x_i) C_y(x_i)$$

where $f$ is the frequency and $V_{DD}$ is the supply voltage.

**Lemma 2.** Given a logic network graph $G(V, E, W(E))$, where the weight set $W = \{w((v_i, v_j))| w((v_i, v_j)) = \text{Ob}_j(i), (v_i, v_j) \in E\}$, the path observability $\text{Ob}^i_{a_0}(a_0)$ of the input $a_0$ at the output $a_n$ on the path $\mathcal{P}_i = \{v_{a_0}, (v_{a_0}, v_{a_1}), v_{a_1}, \ldots, v_{a_n}\}$ is given by the following equation:

$$\text{Ob}^i_{a_0}(a_0) = \prod_{i=0}^{n-1} \text{Ob}_{a_{i+1}}(a_i) = \prod_{\forall e \in \mathcal{P}_i} w(e). \quad (3.2)$$

Generally, there exist various paths since the path $\mathcal{P}_i$ may have the reconvergent fanout $r_f$ and reconvergent node $r_n$. The observability of the input $r_f$ at the output $r_n$ is approximately equal to the sum of observability along all paths:

$$\text{Ob}_{r_n}(r_f) = \sum_{i=0}^{m-1} \text{Ob}^i_{r_n}(r_f) \quad (3.3)$$

where $m$ is the number of paths.

**Proof.** By the Shannon expansion, the output $y_0$ is expressed by the following equations:

$$y_0 = f(a_0, \ldots) = a_0 f_{a_0} + a'_0 f_{a'_0}. \quad (3.4)$$

Assuming $f$ is decomposed into $a_1 = f^1(a_0, \ldots)$ and $y_0 = f^r(a_1, \ldots)$,

$$y_0 = a_1 f^r_{a_1} + a'_1 f^r_{a'_1}$$

$$= \{a_0 f^1_{a_0} + a'_0 f^1_{a'_0}\} f^r_{a_1} + \{a_0 f^1_{a_0} + a'_0 f^1_{a'_0}\} (f^r_{a'_1}). \quad (3.5)$$
At (3.4), using (3.5) $f_{a_0}$ and $f_{a'_0}$ are the following equations:

\[
f_{a_0} = f(1, \ldots)
\]

\[
= f_{a_0}^1 f_{a_1} + (f_{a_0}^1)' f_{a'_1}.
\]

\[
f_{a'_0} = f(0, \ldots)
\]

\[
= f_{a'_0}^1 f_{a_1} + (f_{a'_0}^1)' f_{a'_1}.
\]

The boolean difference of $f(a_0, \ldots)$ with respect to the variable $a_0$ is

\[
\frac{\partial f}{\partial a_0} = f_{a_0} \oplus f_{a'_0}
\]

\[
= [f_{a_0}^1 f_{a_1} + (f_{a_0}^1)' f_{a'_1}] \oplus [f_{a'_0}^1 f_{a_1} + (f_{a'_0}^1)' f_{a'_1}]
\]

\[
= [f_{a_0}^1 f_{a_1} + (f_{a_0}^1)' f_{a'_1}] [f_{a_0}^1 f_{a_1} + (f_{a'_0}^1)' f_{a'_1}]
\]

\[
= f_{a_0}^1 f_{a_1} f_{a'_1} + f_{a'_0} f_{a_1} f_{a'_1} + (f_{a_0}^1)' f_{a_1} f_{a'_1} + (f_{a'_0}^1)' f_{a_1} f_{a'_1}
\]

\[
= (f_{a_0}^1 \oplus f_{a'_0}) (f_{a_1} \oplus f_{a'_1})
\]

\[
= \frac{\partial f^1 \partial f^r}{\partial a_0 \partial a_1}.
\]

Similarly, the logic function, $f^r$ is decomposed into $n - 1$ logic functions, $a_i = f^i(a_{i-1}, \ldots)$ for $i = 2, \ldots, n$. The boolean difference of $f^r(a_1, \ldots)$ with respect to the variable $a_1$ is

\[
\frac{\partial f^r}{\partial a_1} = \frac{\partial f^2}{\partial a_1} \cdots \frac{\partial f^n}{\partial a_{n-1}}.
\]

Thus,

\[
\frac{\partial f}{\partial a_0} = \frac{\partial f^1}{\partial a_0} \frac{\partial f^2}{\partial a_1} \cdots \frac{\partial f^n}{\partial a_{n-1}}.
\]

The path observability of the primary input $a_0$ at the primary output $y_0$ on the path $P_i$ is

\[
\text{Ob}_{y_0}^i(a_0) = \text{Pr} \left[ \frac{\partial f}{\partial a_0} \right] = \text{Pr} \left[ \frac{\partial f^1}{\partial a_0} \right] \text{Pr} \left[ \frac{\partial f^2}{\partial a_1} \right] \cdots \text{Pr} \left[ \frac{\partial f^n}{\partial a_{n-1}} \right] = \prod_{i=0}^{n-1} \text{Ob}_{a_{i+1}}(a_i).
\]
Lemma 3. We let $C_{a_i}(a_{i-1})$ for $i = 1, \ldots, n$ be the effective capacitance of each local logic function, $a_i = f^i(a_{i-1}, \ldots)$ for $i = 1, \ldots, n$. The effective capacitance $C_{y_0}(a_0)$ of the complete logic function $y_0 = f(a_0, \ldots)$ due to the primary input $a_0$ is given by the following equation:

$$C_{y_0}(a_0) = \frac{1}{\text{Ob}_{y_0}(a_0)} \sum_{i=0}^{n-1} \text{Ob}_{a_{i+1}}(a_0)C_{a_{i+1}}(a_i)$$

$$= \frac{1}{\text{Ob}_{y_0}(a_0)} \sum_{i=0}^{n-1} \left[ \prod_{j=0}^{i} \text{Ob}_{a_{j+1}}(a_j) \right] C_{a_{i+1}}(a_i). \quad (3.6)$$

If $y_0$ and $a_0$ are a reconvergent node and fanout pair, respectively and there exists $m$ paths between the two nodes,

$$C_{y_0}(a_0) = \frac{1}{\text{Ob}_{y_0}(a_0)} \sum_{j=0}^{m-1} \sum_{i=0}^{n_j-1} \text{Ob}_{a_{i+1}^j}(a_0)C_{a_{i+1}^j}(a_i^j) \quad (3.7)$$

where $a_i^j$ is the node in the $j$th path.

### 3.3 Power Model Using Renewal Process and Linear Regression

#### 3.3.1 Renewal process

We propose new power estimation model using the renewal process and linear regression in this section. We can model the switching behavior of logic circuits as a renewal process.
The transition or switching of each logic gate is regarded as a renewal. When switching events propagate through connected logic networks, the input transition events cause renewals at output nodes sequentially with renewal intervals between successive logic gates corresponding to the gate delays. The expected number of renewals includes normal transitions and unintended glitches due to variable delays and can be used for accurate power estimation. The accuracy and computational complexity of power estimation depends on the probability density function of the renewal intervals, \( X_i \).

There exists a path \( \mathcal{P} \) from the vertex \( v_1 \) to another vertex \( v_n \) in the logic network \( G(V,E,W(E)) \). Note that the \( i - 1 \)st logic gate should be triggered for switching the \( i \)th logic gate. Some logic gates are triggered in sequential order from switching the primary input \( x \) at time \( t_0 \) with the probability \( p_0 \). The logic gates \( v_1, v_2, \ldots, v_n \) are triggered at time \( t_1, t_2, \ldots, t_n \) with the probability \( p_1, p_2, \ldots, p_n \), respectively. The renewal process [Nelson (1995)] can be used for modeling the behavior of the logic network. The transition points \( t_i \) are renewal points. Let \( X_n \) be the renewal interval between successive renewal points, \( t_n - t_{n-1} \). Fig. 3.1 describes the renewal process of the logic network.

We define \( S_0 = 0 \) and

\[
S_n \overset{\text{def}}{=} X_1 + X_2 + \cdots + X_n, \quad n \geq 1,
\]

and let

\[
N(t) \overset{\text{def}}{=} \max\{n : S_n \leq t\}.
\]

Recall that \( S_n \) is the time of the \( n \)th renewal and \( N(t) \) is the number of renewals that occur within the interval \( (0, t] \). We let \( F_n \) be the distribution of the sum of \( n \) independent random variables distributed as \( X_i \). \( F_n \) is defined as the \( n \)th-fold convolution of \( F_{X_i} \), that is,

\[
F_n(x) \overset{\text{def}}{=} F_{X_1} * F_{X_2} * \cdots * F_{X_n}
\]

and let \( f_n(x) \) be the corresponding density function. We are concerned with properties of \( N(t) \).
Using \( F_n(x) \), the density of \( N(t) \) can be derived as
\[
Pr[N(t) = n] = Pr[N(t) \leq n] - Pr[N(t) \leq n - 1] \\
= Pr[S_{n+1} > t] - Pr[S_n > t] \\
= F_n(t) - F_{n+1}(t).
\]

The expected number of renewals during a given period of time, denoted by \( R(t) \) can be obtained as follows:
\[
R(t) = \sum_{i=1}^{n} iPr[N(t) = i] = \sum_{i=1}^{n} i(F_i(t) - F_{i+1}(t)) = \sum_{i=1}^{n} F_i(t) \quad (3.8)
\]

Note that \( X_i \) can be modeled as the time for transition event from the switching event \( X_{i-1} \) or it can be modeled as time to the clock edge. The first scenario models \( X_i \) as a random variable with probability \( p_i \) as a normal distribution with the mean \( \mu_i \) and the variance \( \sigma_i^2 \). The second scenario captures \( T - t_{i-1} \) with probability \( 1 - p_i \), where \( T \) is the period of clock cycle. This means that if the logic node \( v_i \) transitions with probability \( p_i \), \( X_i \) is a random value which includes the logic gate delay and wire delay. Otherwise, \( X_i \) is the remaining time to the period of the clock cycle.

We define the probability density of \( X_i \) as the followings:
\[
f_{X_i}(t) = (1 - p_i)\delta(t - (T - t_{i-1})) + p_i n(t; \mu_i, \sigma_i)
\]
where \( n(t; \mu_i, \sigma_i) = \frac{1}{\sigma_i \sqrt{2\pi}} e^{-\frac{1}{2} \left( \frac{t - \mu_i}{\sigma_i} \right)^2} \), \( \delta(t) \) is the impulse function or Dirac delta function, \( p_i = \text{Ob}_{v_i}(v_{i-1}) \) and \( T \) is the period of the clock cycle. The \( i \)-th fold convolution \( F_i(t) \) at \( t = T \) is the followings:
\[
F_i(T) = \left( \prod_{j=1}^{i} p_j \right) \int_{t=0}^{T} n(t; \sum_{j=1}^{i} \mu_j, \sqrt{\sum_{j=1}^{i} \sigma_j^2}) \approx \left( \prod_{j=1}^{i} p_j \right)^n
\]
The expected number of switched logic gates during a clock cycle \( R(T) \) is the followings by Eq. (3.8):
\[
R(T) = \sum_{i=1}^{n} F_i(T) = \sum_{i=1}^{n} \prod_{j=1}^{i} p_j = \sum_{i=1}^{n} \prod_{j=1}^{i} \text{Ob}_{v_i}(v_{i-1}).
\]

\( R(T) \) means the expected number of switched signals on the path \( \mathcal{P} \) by triggering a input during a clock cycle. If multiple inputs are triggered, there exist multiple paths from the inputs.
to outputs. Let \( P_1 \) and \( P_2 \) be the path from the input \( a \) and \( b \) to the output \( y \), respectively. If two paths share a common path from the node \( v_i \) to the output, the number of transition caused by triggering the input \( a \) and \( b \) varies according to the node \( v_i \) and the arrival time at the node \( v_i \). If the node \( v_i \) is a XOR gate and the difference between two arrival time at the node \( v_i \), denoted by \( \delta \) is greater than 0, then the glitch at the output of the XOR gate occurs and propagates to the output through the shared path. Otherwise, there exist no transitions from the node \( v_i \). The probability that \( \delta \) is equal to 0, denoted by \( p_{\delta=0} \) can be obtained as follows:

\[
p_{\delta=0} = \Pr[S_{n1} = S_{n2} = t] = n \left( t; \sum_{j=1}^{n1} \mu_{1j}, \sqrt{\sum_{j=1}^{n1} \sigma_{1j}^2} \right) = n \left( t; \sum_{j=1}^{n2} \mu_{2j}, \sqrt{\sum_{j=1}^{n2} \sigma_{2j}^2} \right),
\]

where \( S_{n1} \) and \( S_{n2} \) are the time of the \( n_1 \)th and \( n_2 \)th renewal of each path from each input to the node \( v_i \). The expected number of transitions \( R(T) \) is equal to

\[
R_1(t) + R_2(t) + 2(1 - p_{\delta=0})R_3(T) =
\sum_{i=1}^{n1} \prod_{j=1}^{i} \text{Ob}_{v_{1,i}}(v_{1,i-1}) + \sum_{i=1}^{n2} \prod_{j=1}^{i} \text{Ob}_{v_{2,i}}(v_{2,i-1}) + 2(1 - p_{\delta=0}) \sum_{i=1}^{n3} \prod_{j=1}^{i} \text{Ob}_{v_{3,i}}(v_{3,i-1})
\]

where \( R_1(t) \) and \( R_2(t) \) are the expected number of transitions on each path from each input to the node \( v_i \). \( R_3(T) \) is the expected number of transitions when only one switching event is injected due to one of the incoming paths. Note that the term \( (1 - p_{\delta=0}) \) captures the probability that glitching occurs.

Similarly, if the node \( v_i \) is a gate other than XOR, such as NAND or NOR, the term \( 2p_{\delta=0}R_3(T) \) is changed into \( \frac{1}{2}p_{\delta=0}R_3(T) + (1 - p_{\delta=0})R_3(T) \). Fig. 3.3 shows the reason why the term should be changed based on the truth table of different gates.
Figure 3.2: Renewal process caused by triggering two inputs

Figure 3.3: Different transition counts according to logic gate and $\delta$

"transition on path 1
transition on path 2"
3.3.2 Graph based analysis

The logic network graph of the combinational logic circuit will be simplified through node collapsing using the properties in Eq. (3.2), (3.3), (3.6) and (3.7). This method is called graph based analysis. Let the corresponding logic network graph to be \( G(V, E, W(E), W(V)) \) with the edge weight set \( W(E) = \{ w((v_i, v_j)) | w((v_i, v_j)) = \text{Ob}_j(i), (v_i, v_j) \in E \} \) and the vertex weight vector set \( W(V) = \{ \vec{w}(v) | \vec{w}(v) = [w_i(v)], w_i(v) = C(v) \text{ for } i = 0, \ldots, \text{Indegree}(v) - 1, v \in V \} \).

For example, given a logic network graph of \( y \) vector set \( W \) and edge weight set \( E \), graph collapsing using the properties in Eq. (3.2), (3.3), (3.6) and (3.7). This method is called graph based analysis. Let the corresponding logic network graph to be \( G(V, E, W(E), W(V)) \) with the edge weight set \( W(E) = \{ w((v_i, v_j)) | w((v_i, v_j)) = \text{Ob}_j(i), (v_i, v_j) \in E \} \) and the vertex weight vector set \( W(V) = \{ \vec{w}(v) | \vec{w}(v) = [w_i(v)], w_i(v) = C(v) \text{ for } i = 0, \ldots, \text{Indegree}(v) - 1, v \in V \} \).

For example, given a logic network graph of \( y = g(a, b) = a \cdot b \), there exist four vertices \( v_a, v_b, v_g, v_y \) and three edges \( (v_a, v_g), (v_b, v_g), (v_g, v_y) \). The components of \( W \) are the following:

\[
\begin{align*}
w((v_a, v_g)) &= \text{Ob}_g(a) = \Pr[f_a \oplus f_{a'}] = \Pr[b] \\
w((v_b, v_g)) &= \text{Ob}_g(b) = \Pr[f_b \oplus f_{b'}] = \Pr[a] \\
w((v_g, v_y)) &= 1 \\
\vec{w}(v_g) &= [w_0(v_g) \ w_1(v_g)] = [C(g) \ C(g)].
\end{align*}
\]

The power consumption caused by switching an input is given by the following equations:

\[
\begin{align*}
P_y(a) &= \alpha \cdot w((v_a, v_g)) \cdot w((v_g, v_y)) \cdot w_0(v_g) = \alpha \Pr[b] C(g) \\
P_y(b) &= \alpha \cdot w((v_b, v_g)) \cdot w((v_g, v_y)) \cdot w_1(v_g) = \alpha \Pr[a] C(g)
\end{align*}
\]

where \( \alpha = 0.5V^2_{DD}f \). Other logic gates such as OR, NAND, NOR or XOR also correspond to a logic network graph. Fig. 3.4 shows these logic network graphs of basic logic gates. The logic network graph \( G(V, E, W(E), W(V)) \) can be simplified or reduced through node and edge reduction primitives by using Lemma 2 and Lemma 3.

**Node Reduction:** Two gate vertices \( v_{g1} \) and \( v_{g2} \) connected by an edge \( (v_{g1}, v_{g2}) \) can be united into a vertex \( v_{g1g2} \) with \( \text{Indegree}(v_{g1g2}) = \text{Indegree}(v_{g1}) + \text{Indegree}(v_{g2}) - 1 \) and \( \text{Outdegree}(v_{g1g2}) = \text{Outdegree}(v_{g1}) + \text{Outdegree}(v_{g2}) - 1 \) after removing the edge \( (v_{g1}, v_{g2}) \). The weights of indegree edges of \( v_{g1} \) are changed to \( w((v_{g1}, v_{g2})) \) times their weights given by Eq. (3.2). The weights of incoming edges of \( v_{g2} \) are not changed. The weight vectors of the united vertex \( v_{g1g2} \) are changed into \( \vec{w}(v_{g1g2}) = [w_i(v_{g1g2})] \) where \( w_i(v_{g1g2}) = c(g_1)/w((v_{g1}, v_{g2})) + c(g_2) \) for \( i = 0, \ldots, \text{Indegree}(v_{g1}) - 1 \) and \( w_i(v_{g1g2}) = c(g_2) \) for \( i = \text{Indegree}(v_{g1}), \ldots, \text{Indegree}(v_{g1}) + \text{Indegree}(v_{g2}) - 2 \) by Eq. (3.6). This vertex reduction can be repeated until only the pairs of the
reconvergent fanout $v_{rf}$ and node $v_{rn}$ with two or more edges between them remain, along with the primary input and output nodes. Two or more edges of the pairs of the reconvergent fanout and node can be reduced by the following edge reduction. Also, the pairs of the reconvergent fanout and node with a reduced edge can be reduced by this node reduction except that the weight of the vertex $v_{rf, rn}$ is derived by Eq. (3.7). Note that each node reduction step reduces the node count by at least 1.

**Edge Reduction:** The edges between the reconvergent fanout $v_{rf}$ and node $v_{rn}$ are reduced into a single edge with the weight $Ob_{rn}(rf)$ given by Eq. (3.3). Finally, the simplified network graph $G'(V, E, W(E), W(V))$ has only a single logic (function) node, the primary input nodes, and the primary output node. Fig. 3.5 shows the vertex reduction in the logic network graph. Algorithm 2 presents the reduction method to reduce a logic graph into a singleton graph in order to compute the power consumption of the combinational circuit trivially.

If all effective capacitances in the logic network are set to 1, the expected number of switched signals on each path is equal to the weight of the corresponding edge in the simplified network.
Figure 3.5: Reduction of Logic network graph

(a) Reduction of two nodes

(b) Reduction of reconvegent paths

\[ w'_{1234} = w_1 \cdot w_2^* + w_3 \cdot w_4^* - w_{1234} \]

\[ w'_{1234} = \text{Pr} \left[ \frac{\partial g_1}{\partial a}, \frac{\partial g_2}{\partial a}, \frac{dg_3}{d(g_1g2)} \right] \]
Algorithm 1 Reduction of $G(V,E,W(E),W(V))$

**Input**: A logic network graph, $G(V,E,W(E),W(V))$
- $V = \{V_{pi}, V_{po}, V_g\}$: private inputs, po: private outputs, g: local functions
- $W(E) = \{w_{(v_i,v_j)} | w_{(v_i,v_j)} = \text{Ob}_j(i), (v_i, v_j) \in E\}$
- $W(V) = \{\vec w(v) | \vec w(v) = [w_i(v)], w_i(v) = C(v)\}$
  for $\forall i = 0, \ldots, \text{Indegree}(v) - 1, v \in V$

**Output**: A simplified network graph,
- $G'(V,E,W(E),W(V))$

**for** $k = 1 \rightarrow |V_g| - 1$ **do**
- Select two connected vertices $v_{gi}, v_{gj}$ for $\forall v_{gi}, v_{gj} \in V_g$
- **if** $v_{gi}$ = Reconvergent fanout and $v_{gj}$ = Reconvergent node with two more edges **then**
  - Reduction edge ($v_{gi}, v_{gj}$), Reduction vertex ($v_{gi}, v_{gj}$)
- **else**
  - Reduction vertex ($v_{gi}, v_{gj}$)
**end if**
**end for**

### 3.3.3 Linear regression

The number of transitions of signals in the hardware implementation is highly correlated to the dynamic power consumption [Mangard et al. (2005)]. In order to estimate power consumption using the number of transitions, linear regression is used. Let $X$ and $Y$ be the random variables of the number of transitions and power consumption, respectively. The estimator of $Y$, denoted by $\hat Y$ is the followings:

$$\hat Y = \hat \alpha + \hat \beta X,$$

$$\hat \beta = \frac{S_{xy}}{S_{xx}}, \quad \hat \alpha = \bar Y - \hat \beta \bar X$$

(3.9)

where $S_{xy} = \sum_{i=1}^{n}(x_i - \bar X)(y_i - \bar Y)$, $S_{xx} = \sum_{i=1}^{n}(x_i - \bar X)^2$ and $\bar X$ and $\bar Y$ are the sample means of $X$ and $Y$, respectively. Thus, the probability density function of the power can be referred to $n(x; \mu_{\hat Y}, \sigma_{\hat Y}^2)$, where $\mu_{\hat Y} = \hat Y$ and $\sigma_{\hat Y} = \sqrt{\hat \beta \sigma_X^2}$ by a few number of samples. This leakage distribution will be used to induce power based SCA security metrics in the following section.

### 3.4 SCA Security Metrics

Power based SCA security metrics were defined [Basel Halak (2013)] in order to measure the effectiveness (inverse of robustness or resistance) of side-channel attacks on the target boolean
function: $\vec{v} = f(\vec{k}, \vec{x})$, where $\vec{k}$ is a part of the secret data and $\vec{x}$ is related to the plaintext or ciphertext. The more distinguishable and identifiable power consumption is to different inputs, the more vulnerable is the SCA security of the target boolean function. In order to quantify SCA effectiveness, the normalized standard deviation was used in [Basel Halak (2013)]. The normalized standard deviation is defined by the following equation:

$$\hat{\sigma} = \frac{n \sqrt{\sum_{i=1}^{n} (y_i - \bar{y})^2}}{\sqrt{n-1} \sum_{i=1}^{n} y_i}$$

where $y_i$ is a random sample of power consumption given any input pattern from the sample space with the mean $\mu$ and the variance $\sigma^2$, $\bar{y}$ is the sample mean of $y_i$. As $n$ goes to infinity, the normalized standard deviation is equal to $\sigma/\mu$.

Note that if we allow constant current components in the circuit, this metric is flawed. Given a circuit $C_0$ with mean $\mu_0$ and standard deviation $\sigma_0$, the metric is altered from $(\sigma_0/\mu_0)$ to $(\sigma_0/(\mu_0+\mu_1))$ when another isolated, disconnected circuit $C_1$ with constant current ($\sigma_1 = 0$ and mean $\mu_1$) is added. This indicates a quantitative reduction in the SCA effectiveness for no good reason. Also, this metric has large value for countermeasure circuits with randomly independent power consumption even if the circuits have robustness against SCA attacks. Additionally, there is no obviously justifiable mechanism to determine a safety threshold for this metric to flag a circuit as vulnerable when the metric exceeds the threshold. For these reasons, we propose a new SCA security metric using Kullback-Leibler divergence in the following subsection.

### 3.4.1 Kullback-Leibler divergence

Let’s consider the failure probability that the adversary makes an incorrect inference using the standard power based SCA attacks. A circuit with high failure probability should be more secure than the circuit with low failure probability. First, we assume that the adversary wants to know only an output bit $Y$ by SCA attacks. We also assume that $Pr[Y = 0] = Pr[Y = 1]$ as a starting point to define the new SCA security metric. Let $Pr[l|y_0]$ be the probability density function of the power leakage given that the output $Y$ is 0 and $Pr[l|y_1]$ be the probability density function of the power leakage given that the output $Y$ is 1. Suppose that the conditional probability density functions are normal distributions with the means $\mu_0, \mu_1$ (assuming that
Assuming that the adversary knows the conditional probability density functions, s/he can estimate the output $Y$ by the following hypothesis test:

\[
\frac{\Pr[y_0|l]}{\Pr[y_1|l]} \overset{H_0}{\gtrless} \frac{\Pr[y_1]}{\Pr[y_0]} \overset{H_1}{\gtrless} \frac{\Pr[l|y_0]}{\Pr[y_0]} \overset{H_0}{\gtrless} \frac{\Pr[y_1]}{\Pr[y_0]} = 1.
\]

The adversary should choose 0 output if the a posteriori probability $\Pr[y_0|l]$ is greater than the a posteriori probability $\Pr[y_1|l]$. Otherwise, s/he should choose 1.

The failing probability of the adversary is defined as the sum of the probability that given the output 0, the hypothesis test $H_1$ is selected and the probability that given the output 1, the hypothesis test $H_0$ is selected. That is

\[
\Pr_F = \Pr[H_0|y_1] + \Pr[H_1|y_0]
\]

\[
= 2 \int_{\frac{\mu_0 + \mu_1}{2\sigma_0}}^{\infty} \frac{1}{\sigma_0 \sqrt{2\pi}} \exp \left[ -\frac{1}{2} \left( \frac{x - \mu_0}{\sigma_0} \right)^2 \right] dx
\]

\[
= 2 \int_{\frac{\mu_1 - \mu_0}{2\sigma_0}}^{\infty} \frac{1}{\sqrt{2\pi}} \exp \left( \frac{x^2}{2} \right) dx
\]

\[
= 2Q \left( \frac{\mu_1 - \mu_0}{2\mu_0} \right)
\]

where $Q(x)$ is called the complementary error function. SCA security metric using the normalized standard deviation $\frac{\sigma}{\mu}$ is the following:

\[
\mu = \frac{\mu_0 + \mu_1}{2}
\]

\[
\sigma = \sqrt{\left( \mu_0 - \frac{\mu_0 + \mu_1}{2} \right)^2 + \left( \mu_1 - \frac{\mu_0 + \mu_1}{2} \right)^2} = \frac{\mu_1 - \mu_0}{2}
\]

\[
\frac{\sigma}{\mu} = \frac{\mu_1 - \mu_0}{\mu_0 + \mu_1}
\]

Comparing Eq.(3.10) with Eq.(3.11), earlier SCA security metric for normalized variance does not match with the failing probability ($\mu$ is not required). In this case, $\frac{\sigma}{\sigma_0}$ is a better choice as the SCA security metric. For example, if the circuit designer wants the SCA failing probability
to beat least 0.9, the SCA security metric should be less than 0.12 by the following equations:

$$\Pr_F = 2Q\left(\frac{\mu_1 - \mu_0}{2\sigma_0}\right) = 0.9$$

$$\frac{\mu_1 - \mu_0}{2\sigma_0} = 0.12 = \frac{\sigma}{\sigma_0}.$$  

### 3.4.1.1 Two normal distributions with different means and variances

Suppose that two conditional probability density functions $Pr[\|y_0\|$ and $Pr[\|y_1\|$ have different means and variances ($\mu_0 \neq \mu_1, \sigma_0 \neq \sigma_1$). In this case, the failing probability $Pr_F$ is equal to the shaded area in Fig. 3.6 called overlapping coefficient.

$$Pr_F = \int_{-\infty}^{\infty} \min(Pr[x|y_0], Pr[x|y_1])dx$$

$$= \int_{-\infty}^{\alpha} n(x; \mu_0, \sigma_0)dx + \int_{\alpha}^{\infty} n(x; \mu_1, \sigma_1)dx$$  \hspace{1cm} (3.12)

where $\alpha = \frac{(\sigma_1^2\mu_0 - \sigma_0^2\mu_1) + \sigma_0\sigma_1\sqrt{(\mu_1 - \mu_0)^2 + 2\ln\frac{\sigma_0}{\sigma_1}(\sigma_0^2 - \sigma_1^2)}}{\sigma_1^2 - \sigma_0^2}$. The above equation cannot be simplified such as Eq.(3.10) and also it is difficult to obtain the exact value. In order to get simple and approximate value of $Pr_F$ in general cases, we assume that each conditional probability density faction has the same variance $\sigma_0$ at the following subsection.

### 3.4.1.2 $N$ normal distributions with the same variance $\sigma_0$

The power consumptions of any circuit can be classified as $N$ normal distribution with $\mu_0, \mu_1, \ldots, \mu_{N-1}$ and the same $\sigma_0^2$ based on the number of outputs. The failing probability $Pr_F$ of the adversary is equal to the overlapping coefficient of $N$ normal distributions. The $Pr_F$ is larger than the smallest overlapping coefficient between two normal distributions of $N$ normal distributions. The two normal distributions have the smallest mean and largest mean, respectively. The smallest overlapping coefficient is selected as the threshold of the failing probability denoted as $Pr_{Fth}$. If the designer set $Pr_{Fth}$ to any value, the failing probability should be larger than the value. In this case, the threshold of the failing probability and SCA
security metric are the following equations:

\[
\Pr_{F_{\text{th}}} = 2Q\left(\frac{\sup_{i \neq j} |\mu_i - \mu_j|}{2\sigma_0}\right)
\]

\[
\text{SCA security metric} = \frac{\sup_{i \neq j} |\mu_i - \mu_j|}{2\sigma_0}
\]

Generally, \( N \) normal distributions have different means and variances. In the general case, it is difficult to compute the threshold of the failure probability and define SCA security metric. Kullback-Leibler divergence is used to define new SCA security metric.

### 3.4.1.3 Kullback-Leibler divergence

Let \( f_X(z) \) and \( f_Y(x) \) be the probability density functions of random variable \( X \) and \( Y \), respectively. Kullback-Leibler divergence is defined as the following equation [S. Kullback and R. A. Leibler (1951)]:

\[
D_{KL}(X||Y) = \int f_X(z) \log \frac{f_X(z)}{f_Y(z)} dz
\]

If \( X \) and \( Y \) are the normal distribution with \( \mu_0, \sigma_0^2 \) and \( \mu_1, \sigma_1^2 \), respectively, then

\[
D_{KL}(X||Y) = \int n(x; \mu_0, \sigma_0)(\log n(x; \mu_0, \sigma_0) - \log n(x; \mu_1, \sigma_1))dx
\]

\[
= \left\{ (\mu_0 - \mu_1)^2 + \sigma_0^2 - \sigma_1^2 \right\} / (2\sigma_1^2) + \ln(\sigma_1/\sigma_0) \quad (3.13)
\]

Kullback-Leibler divergence of two random variables with the normal distribution can be computed easily. The maximum of Kullback-Leibler divergence for allowable failure probability can be obtained. For example, if we want the failure probability of more than 0.9, the Kullback-Leibler divergence should be less than 0.03.

Also, Kullback-Leibler divergence is related to the number of traces \( N \) that is necessary to assert with a confidence of \((1 - \alpha)\) that the two normal distributions \( X \) and \( Y \) are different. The number of traces \( N \) is a significant contributor in quantifying a lower bound on the attack complexity. The smallest number of traces to satisfy that \( \Pr[|\bar{X} - \bar{Y} - (\mu_X - \mu_Y)| < \epsilon] = (1 - \alpha) \) is

\[
N \geq \frac{(\sigma_0 + \sigma_1)^2}{\epsilon^2(\mu_0 - \mu_1)^2} \cdot z_{\alpha/2}^2
\]
where the quantile \( z_{1-\alpha/2} \) of the standard normal distribution has the property that 
\[
\Pr[Z \leq z_{1-\alpha/2}] = 1 - \alpha/2.
\]
Comparing to Eq. (3.13), as Kullback-Leibler divergence of two random variables increases, the number of traces \( N \) decreases. Ideally, we would like to be able to show that \( N \) has a non-trivial, super polynomial lower bound in \( n \) - the number of bits in the secret.

### 3.4.1.4 SCA security metric using Kullback-Leibler divergence

Generally, suppose that the adversary knows \( N \) normal probability density functions with different means and variances. We define SCA security metric as Maximum Kullback-Leibler divergence of two random variables among \( N \) random variables:

\[
SCA\ security\ metric = \max_{0 \leq i,j \leq N} \{ D_{KL}(X_i||X_j) \}
\]

### 3.4.2 Mutual information

The second security metric to quantify DPA effectiveness is to use the mutual information [Standaert et al. (2009)].

\[
I(\vec{K}; \vec{L}) = H[\vec{K}] - H[\vec{K}|\vec{L}]
\]

where \( \vec{K} \) is a variable containing a part of the secret data and \( \vec{L} \) is a leakage observation such as power consumption through the side channel. The entropy of \( \vec{K} \), denoted by \( H[\vec{K}] \) is \( \log_2|\vec{K}| \) assuming that \( \vec{K} \) is uniformly distributed. The conditional entropy \( H[\vec{K}|\vec{L}] \) is the following equation:

\[
H[\vec{K}|\vec{L}] = -\sum_k \Pr[k] \int \Pr[l|k] \cdot \log_2 \Pr[k|l] dl
\]

where \( \Pr[k|l] = \frac{\Pr[l|k] \Pr[k]}{\sum_{k^* \in \vec{K}} \Pr[l|k^*] \Pr[k^*]} \).

In order to compute the mutual information, the conditional probability \( \Pr[l|k] \) should be estimated. Using simulation tools such as SPICE, the power consumptions can be measured.
Figure 3.6: The failure probability $Pr_F$: Overlapping coefficient of two normal distributions resulting in a sampled estimate of the probability distribution. Since the simulation-based power estimation requires significant time due to detailed circuit level SPICE simulation, it is important to determine the required minimum number of sample measurements to obtain statistically significant probability distribution. Assuming the probability distribution is the normal distribution with the mean $\mu$ and the variance $\sigma^2$, the smallest number of measurements to satisfy that $Pr\left[\frac{\bar{X} - \mu}{\sigma \sqrt{N}} < \epsilon\right] = 1 - \alpha$ is $N = \frac{\sigma^2}{\epsilon^2} \cdot \frac{z_{\frac{\alpha}{2}}^2}{2}$. The mutual information based SCA analysis will be exploited for more realistic and accurate verification at the physical transistor or layout level.

### 3.5 Recognition Rate Using Maximum Likelihood Estimation

The maximum likelihood estimator of $c$ is defined as the following:

$$\hat{c} = \arg\max_{c_i \in C} T_{c_i} = \arg\max_{c_i \in C} \frac{1}{n} \sum_{m=1}^{n} \ln f_{L|c_i}(l_m)$$

where $T_{c_i}$ is the test statistic for the class $c_i$ and $f_{L|c_i}$ is the probability density function of the side-channel leakage $L$ given a class $c_i$. It requires the log-likelihood of the correct class $c^*$ be larger than all other classes for the MLE to successfully recognize the side-channel leakage $l$ into the correct class $c^*$. The successful recognition rate is defined as the probability that the
test statistic for the correct class $c^*$, $T_{c^*}$ is larger than all $\{T_{c} - c^*\}$ [Fei et al. (2014)]:

$$SR = \Pr[T_{c^*} > \{T_{c} - c^*\}] \quad (3.16)$$

We first consider the recognition rate when there exist two classes such as $c_1, c_2$. Assuming that $c_1$ is the correct class $c^*$, the successful recognition rate $SR$ is equal to the following:

$$SR = \Pr[T_{c_1} > T_{c_2}] = \Pr[T_{c_1} - T_{c_2} > 0] = \Pr[\Delta_{c_1, c_2} > 0]$$

where

$$\Delta_{c_1, c_2} = T_{c_1} - T_{c_2} = \frac{1}{n} \sum_{m=1}^{n} [\ln f_{L|c_1}(l_m^*) - \ln f_{L|c_2}(l_m^*)].$$

In general, the disassembler exploits only one leakage observation $\vec{l}_1$. For a leakage observation, the mean and variance of $\Delta_{c_1, c_2}$ are given by the followings:

$$\mu_{\Delta_{c_1, c_2}} = \mathbb{E}_{L|c_1}[\ln f_{L|c_1}(\vec{l}_1^*) - \ln f_{L|c_2}(\vec{l}_1^*)] \quad (3.17)$$

$$\sigma^2_{\Delta_{c_1, c_2}} = \text{Var}_{L|c_1}[\ln f_{L|c_1}(\vec{l}_1^*) - \ln f_{L|c_2}(\vec{l}_1^*)]. \quad (3.18)$$

**Definition 6** (Noncentral chi-square distribution). The random variable $Y$ is said to have a noncentral chi-square distribution [Mathai and Provost (1992)] with $k$ degrees of freedom and noncentrality parameter $\delta$ if $Y$ has the density

$$f_Y(y; k, \delta) = e^{-\delta} \sum_{r=0}^{\infty} \frac{\delta^r}{r!} \frac{y^{k+r-1} e^{-y/2}}{\Gamma \left( \frac{k}{2} + r \right)}, \quad (3.19)$$

where $0 < x < \infty, k = 1, 2, \ldots, \delta \geq 0$, which is denoted as $Y \sim \chi^2_{k, \delta}$.

**Theorem 4.** If we assume that $f_{L|c_i}$ is the normal density function with the mean $\mu_{c_i}$ and the variance $\sigma_{c_i}$, then $\Delta_{c_1, c_2}$ has the linear transformed noncentral chi-square distribution with one degree of freedom, $\chi^2_{1, \delta}$, where $\delta = \left( \frac{(\mu_1 - \mu_2)\sigma_1}{\sigma_1^2 - \sigma_2^2} \right)^2$. The successful recognition rate is equal to the following:

$$SR = \frac{1}{a} \left[ 1 - F_Y \left( \frac{b^2 - 4ac}{4a^2} \right) \right] \quad (3.20)$$

where $F_Y(y)$ is the cumulative density function of $\chi^2_{1, \delta}$, $a = \frac{\sigma_1^2 - \sigma_2^2}{2\sigma_2^2}$, $b = \frac{(\mu_1 - \mu_2)\sigma_1}{\sigma_2^2}$, and $c = \frac{(\mu_1 - \mu_2)^2}{2\sigma_2^2} + \ln \frac{\sigma_2}{\sigma_1}$. 

Proof.

\[ \Delta_{c_1,c_2} = \ln \frac{1}{\sqrt{2\pi \sigma_1}} \exp \left\{ \frac{- (l - \mu_1)^2}{2\sigma_1^2} \right\} - \ln \frac{1}{\sqrt{2\pi \sigma_2}} \exp \left\{ \frac{- (l - \mu_2)^2}{2\sigma_2^2} \right\} \]

\[ = -\frac{(l - \mu_1)^2}{2\sigma_1^2} + \frac{(l - \mu_2)^2}{2\sigma_2^2} + \ln \frac{\sigma_2}{\sigma_1} \]

Let \( x = \frac{l - \mu_1}{\sigma_1} \),

\[ \Delta_{c_1,c_2} = -\frac{1}{2} x^2 + \frac{\left( \sigma_1 x + (\mu_1 - \mu_2) \right)^2}{2\sigma_2^2} + \ln \frac{\sigma_2}{\sigma_1} \]

\[ = \left( \frac{\sigma_1^2 - \sigma_2^2}{2\sigma_2^2} \right) x^2 + \frac{(\mu_1 - \mu_2)\sigma_1}{\sigma_2^2} x + \frac{(\mu_1 - \mu_2)^2}{2\sigma_2^2} + \ln \frac{\sigma_2}{\sigma_1} \]

\[ = ax^2 + bx + c \]

\[ = a \left( x + \frac{b}{2a} \right)^2 + c - \frac{b^2}{4a} \]

where \( l \) is the realization of a random variable \( L \) which has the normal distribution with the mean \( \mu_1 \) and the variance \( \sigma_1^2 \), \( x \) is the realization of a random variable \( X = \frac{l - \mu_1}{\sigma_1} \). Let \( Z = aY + c - \frac{b^2}{4a} \), where \( Y = (X + \frac{b}{2a})^2 \). The probability density function of \( Y \) is given by \( f_Y(y; k, \delta) \) which is the noncentral chi-square density function with the \( k = 1 \) degree of freedom and the noncentrality parameter \( \delta = \frac{b^2}{4a^2} \). By the transformation technique, the probability density function of \( Z \) is induced by \( f_Z(z) = f_Y(w(z)) \) where \( w(z) = \frac{z - c}{a} + \frac{b^2}{4a^2} \).

\[ f_Z(z) = f_Y \left( \frac{z - c}{a} + \frac{b^2}{4a^2} ; k = 1, \delta = \frac{b^2}{4a^2} \right) \left| \frac{1}{a} \right| \]

\[ = f_Y \left( \frac{1}{a} \left( z - \frac{4ac - b^2}{4a} \right) ; k = 1, \delta = \frac{b^2}{4a^2} \right) \left| \frac{1}{a} \right| \]

\[ \lambda = \left( \frac{\mu_1 - \mu_2 \sigma_1}{\sigma_1^2 - \sigma_2^2} \right)^2 \]

\[ SR = \Pr[z > 0] = \int_0^\infty f_Z(z)dz \]

\[ = \int_0^\infty \left| \frac{1}{a} \right| f_Y \left( \frac{1}{a} \left( z - \frac{4ac - b^2}{4a} \right) ; k = 1, \delta = \frac{b^2}{4a^2} \right)dz \]

\[ = \left| \frac{1}{a} \right| \left[ 1 - F_Y \left( \frac{b^2 - 4ac}{4a^2} \right) \right]. \]
Theorem 5. If we assume that \( f_{L+c_i} \) is the \( D \)-dimensional normal density function with the mean \( \mu_{c_i} \) and the variance \( \Sigma_{c_i} \), then \( \Delta_{c_1,c_2} \) has the linear transformed noncentral chi-square distribution with the \( D \) degree of freedom, \( \chi^2_{D,\delta} \).

Proof.

\[
\Delta_{c_1,c_2} = \frac{1}{(2\pi)^{D/2} \det(\Sigma_1)^{1/2}} \exp \left\{ -\frac{1}{2} (\bar{I} - \bar{\mu}_1)^T \Sigma_1^{-1} (\bar{I} - \bar{\mu}_1) \right\} \\
- \ln \frac{1}{(2\pi)^{D/2} \det(\Sigma_2)^{1/2}} \exp \left\{ -\frac{1}{2} (\bar{I} - \bar{\mu}_2)^T \Sigma_2^{-1} (\bar{I} - \bar{\mu}_2) \right\} \\
= -\frac{1}{2} (\bar{I} - \bar{\mu}_1)^T \Sigma_1^{-1} (\bar{I} - \bar{\mu}_1) + \frac{1}{2} (\bar{I} - \bar{\mu}_2)^T \Sigma_2^{-1} (\bar{I} - \bar{\mu}_2) + \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \\
= -\frac{1}{2} \bar{Z}^T \bar{Z} + \frac{1}{2} (\bar{Z} + \Sigma_1^{-1}(\bar{\mu}_1 - \bar{\mu}_2))^T \Sigma_1^{1/2} \Sigma_2^{-1} \Sigma_1^{1/2} (\bar{Z} + \Sigma_1^{-1}(\bar{\mu}_1 - \bar{\mu}_2)) \\
+ \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \\
= -\frac{1}{2} (P^T \bar{Z})^T (P^T \bar{Z}) + \frac{1}{2} (P^T \bar{Z} + P^T \Sigma_1^{-1}(\bar{\mu}_1 - \bar{\mu}_2))^T \Lambda (P^T \bar{Z} + P^T \Sigma_1^{-1}(\bar{\mu}_1 - \bar{\mu}_2)) \\
+ \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \\
= -\frac{1}{2} \sum_{i=1}^{D} u_i^2 + \frac{1}{2} \sum_{i=1}^{D} \lambda_i (u_i + b_i)_i^2 + \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \\
= \frac{1}{2} \sum_{i=1}^{D} \left( (\lambda_i - 1)u_i^2 + 2\lambda_i b_i u_i + \lambda_i b_i^2 \right) + \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \\
= \sum_{i=1}^{D} \alpha_i \left( u_i + \frac{\beta_i}{2\alpha_i} \right)^2 + \gamma_i - \frac{\beta_i^2}{4\alpha_i^2} \\
\left( \alpha_i = \frac{\lambda_i - 1}{2}, \beta_i = \lambda_i b_i, \gamma_i = \frac{\lambda_i b_i}{2} + \frac{1}{D} \ln \frac{\det(\Sigma_2)^{1/2}}{\det(\Sigma_1)^{1/2}} \right)
\]

where \( f_x(;k,\delta) \) is the noncentral chi-square density function with the \( k \) degree of freedom and the noncentrality parameter \( \delta \), \( \Lambda = diag(\lambda_1, \lambda_2, \ldots, \lambda_n) \), \( \lambda_i \) is the eigenvalue of \( \Sigma_1^{1/2} \Sigma_2^{-1} \Sigma_1^{1/2} \),
\[ P = [\vec{p}_1, \vec{p}_2, \ldots, \vec{p}_n], PP^T = I, \vec{p}_i \text{ is the eigenvector corresponding to } \lambda_i, \bar{U} = P^T \vec{Z}, \mathbf{E}[\vec{Z}] = \bar{0}, \text{Cov}[\vec{Z}] = I, \mathbf{E}[\bar{U}] = \bar{0}, \text{Cov}[ar{U}] = I, \text{ and } \vec{b} = P^T \Sigma^{-1}(\bar{\mu}_1 - \bar{\mu}_2). \]

**Theorem 6.** If there exist three classes \( c_1, c_2, c_3 \) and the correct class of a sample is \( c_1 \), the range of successful recognition rate is the following:

\[
\min\{\Pr[\Delta_{c_1,c_2} > 0], \Pr[\Delta_{c_1,c_3} > 0]\} \leq SR \leq \max\{\Pr[\Delta_{c_1,c_2} > 0], \Pr[\Delta_{c_1,c_3} > 0]\}
\]

**Proof.** Let \( T_{c_i} \) be the test statistic for the class \( c_i \):

\[ T_{c_i} = \ln f_{L|c_i}(l_m). \]

Since we assume that the sample belongs to the class \( c_1 \), the successful recognition rate \( SR \) is equal to \( \Pr[\max\{T_{c_1}, T_{c_2}, T_{c_3}\} = T_{c_1}] \) or \( \Pr[T_{c_1} > T_{c_2}, T_{c_1} > T_{c_3}] \).

Given that \( T_{c_2} > T_{c_3} \), \( \Pr[\max\{T_{c_1}, T_{c_2}, T_{c_3}\} = T_{c_1}] = \Pr[T_{c_1} > T_{c_2}] \). Otherwise, that is, given that \( T_{c_3} \geq T_{c_2} \), \( \Pr[\max\{T_{c_1}, T_{c_2}, T_{c_3}\} = T_{c_1}] = \Pr[T_{c_1} > T_{c_3}] \). Thus, the successful recognition rate is equal to the following:

\[
SR = \alpha \Pr[T_{c_1} > T_{c_2}] + (1 - \alpha) \Pr[T_{c_1} > T_{c_3}]
\]

where \( \alpha = \Pr[T_{c_1} > T_{c_2}] \).

If \( \Pr[T_{c_1} > T_{c_2}] > \Pr[T_{c_1} > T_{c_3}] \), \( SR \) has the minimum of \( \Pr[T_{c_1} > T_{c_3}] \) at \( \alpha = 0 \) and the maximum of \( \Pr[T_{c_1} > T_{c_2}] \) at \( \alpha = 1 \). If \( \Pr[T_{c_1} > T_{c_2}] < \Pr[T_{c_1} > T_{c_3}] \), \( SR \) has the minimum of \( \Pr[T_{c_1} > T_{c_2}] \) at \( \alpha = 1 \) and the maximum of \( \Pr[T_{c_1} > T_{c_3}] \) at \( \alpha = 0 \). Thus, the range of \( SR \) is between \( \Pr[T_{c_1} > T_{c_2}] \) and \( \Pr[T_{c_1} > T_{c_3}] \). Fig. 3.7 shows the successful recognition rate according to \( \alpha \) in the both cases. \[ \square \]

### 3.6 Experiment

We implemented AES SBOX based on composite finite field proposed by Satoh *et al.* [Satoh *et al.* (2001)] to compute our SCA security metrics. We used Cadence RTL Compiler and
OSU standard cell library based on AMI C5N 0.6 μ process as the logic synthesizer and the technology library, respectively. The calculator of the expected number of transitions depending on triggered input bits is programmed with Perl/Tk. It generates the logic network graph with the synthesized netlist and searches all paths from triggered inputs to outputs. Shared paths of all paths are split and the number of transitions on those paths is calculated differently depending on the starting node of the shared path and the different between arrival times at the node. The sum of the number of transitions on each path, denoted by $R(T)$ is the total number of transitions in the SBOX during computation.

In order to compute coefficients of Eq.(3.9), 1000 random pairs of $(x_i, y_i)$ (which represent the number of transitions and average power during computation, respectively) are sampled using Cadence Spectre analog simulator for sampling $y_i$ and transition counter for sampling $x_i$. Fig. 3.8 shows scattered plots of 1000 sample pairs and the linear regression line. In this case, $\hat{\beta}$ and $\hat{\alpha}$ are computed as 0.085 and 1.05, respectively. That is, the mean of estimated power of any input vector, $\mu_Y$ is equal to $\hat{\alpha} + \hat{\beta}R(T)$ and the variance $\sigma_Y^2$ is $\hat{\beta}\sigma_R^2$. The probability density function of the estimated power has the normal distribution with the mean $\mu_Y$ and the variance $\sigma_Y^2$. 256 normal distributions which results from all possible input vector ($2^8$) can be obtained by 1000 times simulations and renewal process based estimation. SCA security metric using KL divergence is 3.72 which corresponds to about 17% failure probability.

Using simulated samples, correlation power analysis attack of this SBOX was executed. We
assume that the correct key value is 19. The correlation coefficient $\rho$ of 19 guess key has the highest value (0.53) and the guess key is correct. Also, the success probability was measured depending on the number of samples ($N$). The success probability is over 95% when $N$ is more than 220 samples. Fig. 3.12 shows the result of CPA attack. Thus, this SBOX should be protected against power based SCA attacks.

3.7 Conclusion

We have developed (1) a quantitative metric to capture the SCA resistance of a combinatorial circuit, (2) developed and implemented a stochastic power estimation method using renewal process and linear regression which is more efficient than simulation based method. As an example, we applied our metric and estimation method to AES SBOX implementation at the logic level. We will apply these techniques to many unprotected and protected cryptographic implementations and develop secure implementations with $D_{KL} < 0.03$ (which means the threshold of the failing probability is greater than 90%).
Figure 3.10 Correlation Power Analysis attack of AES SBOX (N = 1000)

Figure 3.11 Success probability according to the number of samples (N)

Figure 3.12: CPA attack of AES SBOX
CHAPTER 4. SECURE LOGIC STYLE

4.1 Introduction

In order to remove dependency between power consumption and intermediate values of the executed cryptographic algorithm, the cryptographic hardware can be implemented with secure primitive logic cells such as Sense Amplified Based Logic (SABL) [Tiri et al. (2002)], Wave Dynamic Differential Logic (WDDL) [Tiri and Verbauwhede (2005)] and t-private logic circuit [Ishai et al. (2003)]. These secure logic style have the different method to make independent power consumption of the performed operation and the processed data values. SABL and WDDL consume equal amounts of power consumption in each clock cycle, but on the other hand, t-private logic circuit randomizes amounts of power consumption in each clock cycle. In other words, SABL and WDDL implement the hiding countermeasure and t-private logic circuit implements the masking countermeasure.

Also, all these secure cells have robustness against side-channel attacks but only t-private logic circuit prevents from the probing attack by which an adversary can observe only t-limited number of internal nodes per each clock cycle. In a view of the design implementation, t-private logic circuit and WDDL are implemented with the general CMOS digital cell library but each SABL cell should be full-customized. The area of t-private logic circuit has the largest among these secure logic style but the power consumption of t-private logic circuit is the smallest. Since SABL and WDDL have two phase (the precharge phase and the evaluation phase) during each clock cycle in which phase signals are switched, the power consumption of SABL and WDDL has larger value than the power consumption of t-private logic circuit. Table 4.1 shows the summary of these secure logic style.

Oklahoma State University (OSU) digital cell library based on the FreePDK45 technology
library is exploited to implement the secure logic style. For the logic synthesis and physical layout, commercial EDA tools such as Cadence’s tools and Synopsys’s tools are used. Our logic cell library consists of implemented secure logic cells, OSU digital cells and FreePDK45 analog cells. This cell library defines the cell function, area, delay and power dissipation as the liberty file format.

This chapter is organized as follows. Section 4.2 presents sense amplifier based logic (SABL). Section 4.3 describes wave differential dynamic logic (WDDL). $t$-private logic circuits are presented in Section 4.4. Section 4.5 presents implementation of secure logic style. Finally, Section 4.6 summaries this chapter.

### 4.2 Sense Amplified Based Logic (SABL)

Sense Amplifier Based Logic has been introduced by Tiri et al. [Tiri et al. (2002), Mangard et al. (2007)]. SABLs are specially designed to have a constant internal power consumption independent of the proposed logic values. SABLs are implemented as dual-rail precharge logic styles which means that each input is encoded as the pair of wires consisting of the original signal and inverted signal and all logic signals alternate between precharge values and evaluated values. In the precharge phase, the values of the complementary wires are set to the precharge value. During the evaluation phase, the values on the complementary wires are set to (0, 1) or (1, 0) according to the the processed data. Assuming that the precharge value is 0 and that the half of the clock cycle corresponds to the evaluation phase, one complementary output should

<table>
<thead>
<tr>
<th>Method</th>
<th>SABL</th>
<th>WDDL</th>
<th>$t$-private logic</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCA resistance</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>Probing resistance</td>
<td>×</td>
<td>×</td>
<td>✓</td>
</tr>
<tr>
<td>Design</td>
<td>Full custom</td>
<td>Semi custom</td>
<td>Semi custom</td>
</tr>
<tr>
<td>Area</td>
<td>Medium</td>
<td>Low</td>
<td>High</td>
</tr>
<tr>
<td>Power</td>
<td>Medium</td>
<td>High</td>
<td>Low</td>
</tr>
</tbody>
</table>

Table 4.1: Secure logic style
perform the transitions $0 \rightarrow 1 \rightarrow 0$ during a clock clock and another complementary output has no transition. This means that SABL always performs the same transitions at its outputs during each clock cycle independent of its inputs.

Fig. 4.1 shows the transistor schematic of a generic $n$-type SABL cell. The $n$-type SABL cell consists of the differential pull-down network (DPDN) which is made of NMOS transistors and the cross-coupled inverters $I_1$ and $I_2$ of which the output is connected to the input of another inverter and vice versa.

An $n$-type SABL cell is in the precharge phase when the clock signal is 0. During the precharge phase, the PMOS transistors $M_3$ and $M_4$ are turned on and then all internal nodes of an $n$-type SABL cell are set to 1. As a result, the inverters $I_3$ and $I_4$ produce a precharge value of $(0, 0)$ at the complementary outputs.

When the clock signal is 1, the $n$-type SABL cell is in the evaluation phase. During the evaluation phase, the input signals $\overline{in_1}, \overline{in_1}, \ldots, \overline{in_n}, \overline{in_n}$ are set to complementary values. The NMOS transistor $M_2$ is turned on and the PMOS transistors $M_3$ and $M_4$ are turned off. Thus, the nodes $n_3$ and $n_4$ of the DPDN are set to 0. One of the nodes $n_1$ and $n_2$ is connected to one of the nodes $n_3$ and $n_4$, which is determined by the structure of the DPDN. If $n_1$ is connected to 0 via the DPDN, the inverter $I_1$ is operational. Since the input signal $n_6$ of the inverter $I_1$ is still 1, the output signal $n_5$ of the inverter $I_1$ is switched to 0. The node $n_5$ also works as the input of the inverter $I_2$ and thus the output signal $n_6$ of the inverter $I_2$ stays at 1. The complementary outputs $out$ and $\overline{out}$ are set to $(1, 0)$. If $n_2$ is connected to 0 via the DPDN, the inverter $I_2$ is working. By the signal 1 of $n_5$, the node $n_6$ is switched to 0. The complementary outputs $out$ and $\overline{out}$ are set to $(0, 1)$.

In order for $n$-type SABL cells to consume constant power, the DPDN in the cell must be satisfied with some requirements, and the internal structure of the cells must be balanced.

**DPDN requirements:**

1) Every internal node of the DPDN should be connected to one of the four output nodes $n_1, n_2, n_3$ or $n_4$. Together with the NMOS pass-transistor $M_1$, this structure ensures that all internal nodes of the DPDN are discharged to 0 during the evaluation phase and charged to 1 during the precharge phase.
2) Every possible conducting path in the DPDN should have the same resistance.

3) Both wire of every complementary input wire pair must be connected to the same number of gate terminals of transistors with identical parameters. This ensures that the capacitance of complementary inputs of SABL cells are pairwise balanced.

### 4.3 Wave Dynamic Differential Logic (WDDL)

Wave Dynamic Differential Logic has been also introduced by Tiri *et al.* [Tiri and Verbauwhede (2004), Mangard *et al.* (2007)]. WDDL cells can be built based on general logic cells in the standard cell library. The structure of WDDL cells is much simpler than that of SABL cells. This leads in general to less complex and significantly smaller circuits. Another advantage of WDDL cells is that they can also be realized on FPGAs.

Fig. 4.2 shows the schematic of a combinational WDDL cell. A combinational WDDL cell
basically consists of two circuits that realize the Boolean function $f_1$ and $f_2$ such that

$$f_1(in_1, \ldots, in_n) = out$$

$$f_2(\overline{in}_1, \ldots, \overline{in}_n) = \overline{out}$$

$$f_1(in_1, \ldots, in_n) = f_2(\overline{in}_1, \ldots, \overline{in}_n),$$

where $(in_1, \overline{in}_1, \ldots, in_n, \overline{in}_n)$ are complementary input signals and $(out, \overline{out})$ are complementary output signals. These Boolean functions must be positive monotonic in order to achieve the same transitions at output signals during each clock cycle for all possible transitions of input signals. The positive monotonic Boolean functions mean that if any input signals change in a direction $0 \rightarrow 1$ or $1 \rightarrow 0$, either $out$ or $\overline{out}$ must be switched in the same direction.

Assuming that the precharge value is set to 0, in the precharge phase, all complementary input signals are set to 0. Since any $1 \rightarrow 0$ transitions of input signals result in only one $1 \rightarrow 0$ transitions of an output signal, complementary output signals must be set to 0. In the evaluation phase, all input signals are set to complementary values such as $(0, 1)$ or $(1, 0)$. A $0 \rightarrow 1$ transition at either $out$ or $\overline{out}$ node must occur because of $0 \rightarrow 1$ transitions of input signals. As a result, either $out$ or $\overline{out}$ always changes like $0 \rightarrow 1 \rightarrow 0$ and another output signal stays at 0 during a clock cycle.
4.4 $t$-private Private Circuit

We assume that an adversary can observe only limited number of internal nodes per clock cycle. In other words, this adversary has bandwidth limitations. This is the $t$-observation limited, interactive adversary of Ishai et al. [Ishai et al. (2003)]. We adopt a variant of Agrawal and Aggarwal [Agrawal and Aggarwal (2001)] who provide an entropy based definition of privacy.

**Definition 7.** Privacy of a single variable $X$ is defined as the entropy of $X$:

$$h(X) = -\int_{\Omega_X} f_X(x) \log f_X(x) dx$$

Note that $\Omega_X$ is the domain of $X$ and $x$ is a value in $\Omega_X$. This is the classical information theoretic definition of entropy for a variable $X$ viewed as a random variable.

If this variable $X$’s privacy were to be enhanced by applying a perturbing variable $R$, we can capture conditional entropy of $X$ as follows.

**Definition 8.** Conditional privacy of a single variable $X$ perturbed by a variable $R$ is defined as the conditional entropy of $X$:

$$h(X|R) = -\int_{\Omega_{X,R}} f_{X,R}(x,r) \log f_{X|R}(x|r) dXdR.$$ 

The loss of privacy for $X$ resulting from the exposure of $R$ is the key definition of privacy developed in Agrawal and Aggarwal [Agrawal and Aggarwal (2001)].

**Definition 9.** The privacy loss for variable $X$ resulting from the exposure of a perturbing variable $R$ is defined as:

$$1 - \frac{2h(X|R)}{2h(X)}.$$
Note that if $R$ is a random variable chosen independently from $X$ (as is the case in [Messerges (2000)] and [Ishai et al. (2003)]), the privacy loss is 0 since $h(X|R) = h(X)$. Now we can define the notion of privacy as used in Ishai et al. [Ishai et al. (2003)].

**Definition 10** ($t$-private circuits): A variable $x$ is designed to be $t$-private if when perturbed by $k \leq t$ variables $r_{x_1}, r_{x_2}, \ldots, r_{x_k}$, the privacy loss for $x$ resulting from the exposure of any subset of up to $t$ perturbing variables is 0.

Note that this definition of privacy insists on maintaining 0 correlation between the protected variable $x$ and any subset of its perturbing variables. In these schemes, $x$ is represented by at least $t + 1$ physical variables, also known as its shares $x_{s_0}, x_{s_1}, \ldots, x_{s_t}$. In other words, almost all the shares of $x$ carry 0 information about $x$ in these schemes. We call such privacy schemes information isolating schemes or information isolating shares.

Messerges [Messerges (2000)] splits each variable $x$ into two shares $r_x$ (a random bit) and $r_x \oplus x$. He calls this scheme a masking scheme. He also introduces a similar arithmetic masking variant. Ishai et al. generalize this scheme to split $x$ into $t + 1$ shares $x_{s_0} = r_{x_1}, x_{s_1} = r_{x_2}, \ldots, x_{s_{t-1}} = r_{x_1}, x_{s_t} = r_{x_1} \oplus r_{x_2} \oplus \cdots \oplus r_{x_t} \oplus x$. They then provide a transformation for the Boolean basis of a NOT gate and an AND gate where each operand is a $t + 1$ bit value.

### 4.4.1 Ishai’s $t$-private circuit

**Definition 11** (Input Encoder $I$). Each input $x_i$ is split into $t + 1$ shares: First, $t$ random binary values, $r_{x_1}, r_{x_2}, \ldots, r_{x_t}$ are chosen for $x_{s_0}, x_{s_1}, \ldots, x_{s_{t-1}}$ using $t$ random-bit gates. And then $x_{s_t}$ is encoded into $x \oplus r_{x_1} \oplus r_{x_2} \oplus \cdots \oplus r_{x_t}$. The circuit $I$ computes the encoding of each input bit independently in this way.

**Definition 12** (Output Decoder $O$). Each output of a circuit has $t + 1$ bits, $y_{s_0}, y_{s_1}, \ldots, y_{s_t}$, which are decoded into $y_{s_0} \oplus y_{s_1} \oplus \cdots \oplus y_{s_t}$ in order to obtain real output.
Definition 13 (t-private NOT circuit). Only a wire of split inputs, $x_{s_0}, x_{s_1}, \ldots, x_{s_t}$ is connected to a NOT gate.

Definition 14 (t-private AND circuit). Consider an AND gate with inputs $a, b$ and output $c$. Let input shares of $a$ and $b$ be $a_i, b_i$ for $0 \leq i \leq t$, respectively and output shares of $c$ be $c_i$ for $0 \leq i \leq t$. In the transformation of an AND gate, we first compute intermediate values $z_{i,j}$ for $i \neq j$. For each $0 \leq i < j \leq t$, $z_{i,j}$ is a random bit and $z_{j,i}$ is equal to $(z_{i,j} \oplus a_i b_j) \oplus a_j b_i$. Now, we compute the output bits $c_0, c_1, \ldots, c_t$ as

$$c_i = a_i b_i \oplus \bigoplus_{j \neq i} z_{i,j}.$$  \hfill (4.1)

Definition 15 (t-private OR circuit). Consider an OR gate with inputs $a, b$ and output $c$. Let input shares of $a$ and $b$ be $a_i, b_i$ for $0 \leq i \leq t$, respectively and output shares of $c$ be $c_i$ for $0 \leq i \leq t$. For one $a_i$ and one $b_j$, these bits should be inverted. In the transformation of an OR gate, we first compute intermediate values $z_{i,j}$ for $i \neq j$. For each $0 \leq i < j \leq t$, $z_{i,j}$ is a random bit and $z_{j,i}$ is equal to $(z_{i,j} \oplus a_i b_j) \oplus a_j b_i$. Now, we compute the output bits $c_0, c_1, \ldots, c_t$ as

$$c_i = a_i b_i \oplus \bigoplus_{j \neq i} z_{i,j}.$$  \hfill (4.2)

where one $c_i$ is connected to a NOT gate.

Fig. 4.3 describes the Ishai’s $t$-private AND and OR circuit when $t$ is 1. The area and energy overhead is of the order of $t^2$ [Tyagi (2005)]. We develop the following schema with smaller overhead.
4.4.2 The modified $t$-private circuit

Theorem 7 (AND-XOR network with a random bit). *Fig. 4.4* AND-XOR network with a random bit has the perfect secrecy for two inputs, $x_1, x_2$ and an intermediate value, $x_{i1}$, if $r$ is a random variable.

Proof.

\[
\Pr_{z|x}(i|j) = \frac{\Pr_{z,x}(i,j)}{\Pr_x(j)} = \frac{\Pr_z(i)\Pr_x(j)}{\Pr_x(j)}
\]

\[
= \Pr_z(i) = 0.5
\]

for $i, j \in \{0, 1\}$, $x \in \{x_1, x_2, x_{i1}\}$.

Theorem 8 (Expanded AND-XOR network). *We can expand an AND-XOR network with a random bit by XORing it with another AND gate. This expanded network can be expanded*
continuously using the same structure. These expanded AND-XOR networks also have perfect secrecy for all inputs and any intermediate value. In other words, $\Pr_{z|x}(i|j)$ is equal to $\Pr_{z}(i)$ for $i, j \in \{0, 1\}$.

We modified Ishai’s $t$-private circuit [Ishai et al. (2003)] into a simpler $t$-private circuit using the expanded AND-XOR network. This also requires fewer random bits.

Definition 16 (Modified $t$-private AND circuit). i) When $t$ is an odd number,

$$c_i = (a_0 b_i \oplus z_{i \mod \frac{t+1}{2}})^{t \bigoplus}_{j=1} a_j b_{(j+i) \mod t+1}$$

for $i = 0, 1, \ldots, t$

ii) When $t$ is an even number,

$$c_i = (a_0 b_i \oplus z_{i \mod \frac{t+2}{2}})^{t \bigoplus}_{j=1} a_j b_{(j+i) \mod t+1}$$

for $i = 0, 1, \ldots, t - 1$

$$c_t = (a_0 b_t \oplus z_{t \mod \frac{t+2}{2}} \oplus z_{t+1 \mod \frac{t+2}{2}})^{t \bigoplus}_{j=1} a_j b_{(j+i) \mod t+1}$$
Table 4.2: Comparison between t-private AND circuits

<table>
<thead>
<tr>
<th></th>
<th>Modified t-private AND circuit</th>
<th>Ishai’s t-private AND circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>outputs (t = 2)</td>
<td>(c_0 = (a_0b_0 \oplus z_0) \oplus a_1b_1 \oplus a_2b_2)</td>
<td>(c_0 = a_0b_0 \oplus z_{0,1} \oplus z_{0,2})</td>
</tr>
<tr>
<td>(c_1 = (a_0b_1 \oplus z_1) \oplus a_1b_2 \oplus a_2b_0)</td>
<td>(c_1 = a_1b_1 \oplus z_{1,2} \oplus {(a_0b_1 \oplus z_{0,1}) \oplus a_1b_0})</td>
<td>(c_1 = a_2b_2 \oplus {(a_0b_2 \oplus z_{0,2}) \oplus a_2b_0} \oplus {(a_1b_2 \oplus z_{1,2}) \oplus a_2b_1})</td>
</tr>
<tr>
<td>(c_2 = (a_0b_2 \oplus z_0 \oplus z_1) \oplus a_1b_0 \oplus a_2b_1)</td>
<td>(c_2 = a_2b_2 \oplus {(a_0b_2 \oplus z_{0,2}) \oplus a_2b_0} \oplus {(a_1b_2 \oplus z_{1,2}) \oplus a_2b_1})</td>
<td>(c_2 = a_2b_2 \oplus {(a_0b_2 \oplus z_{0,2}) \oplus a_2b_0} \oplus {(a_1b_2 \oplus z_{1,2}) \oplus a_2b_1})</td>
</tr>
<tr>
<td># of random bits</td>
<td>(\lceil \frac{t+1}{2} \rceil = O(t))</td>
<td>(\lceil \frac{t+1}{2} \rceil = O(t^2))</td>
</tr>
<tr>
<td># of XOR gates</td>
<td>Ishai’s model has additional (t(t+1) - 2\left\lceil \frac{t+1}{2} \right\rceil) XOR gates compared to modified t-private model.</td>
<td></td>
</tr>
</tbody>
</table>

where \(z_j\) is a random bit.

Table 4.2 shows comparison between the modified t-private AND circuit and the Ishai’s t-private AND circuit. The modified t-private circuit has smaller number of random bits and XOR gates and almost the same delay.

4.5 Design of Secure logic style

4.5.1 Design of SABL-NAND

Fig. 4.6 shows the transistor schematic of a n-type SABL NAND gate using Virtuoso schematic editor with NCSU FreePDK45 technology library [NCSU (2011)] . It consists of the differential pull-down network (DPDN) and the cross-coupled inverters. The DPDN is made of NMOS transistors. The DPDN satisfies all requirements. First, all internal nodes for complementary inputs signals are connected to one of the four output nodes of the DPDN. Second, every conducting path goes through two NMOS transistors and thus has the same resistance since all NMOS transistors in the DPDN are equally sized. Third, all complementary input wires are connected to the same number of transistors.

4.5.1.1 Simulation of SABL-NAND

We simulate the SABL NAND gate using Cadence Spectre. Fig. 4.12 shows the waveforms of inputs, outputs and currents. One output of output signals is switched such as \(0 \rightarrow 1 \rightarrow 0\).
The waveforms of currents for all possible inputs have the same form and power consumptions are almost constant. Table 4.3 shows power consumption and peak current for all possible inputs.

Table 4.3: Power consumption of SABL NAND (45 nm process)

<table>
<thead>
<tr>
<th>Input a</th>
<th>Input b</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>5757.87</td>
<td>0.2544</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>5752.88</td>
<td>0.2536</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>5760.58</td>
<td>0.2544</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>5753.98</td>
<td>0.2526</td>
</tr>
<tr>
<td></td>
<td>Average(µ)</td>
<td>5756.33</td>
<td>0.2538</td>
</tr>
<tr>
<td></td>
<td>Standard deviation(σ)</td>
<td>3.5524</td>
<td>0.0008</td>
</tr>
<tr>
<td></td>
<td>σ/µ</td>
<td>0.0006</td>
<td>0.0034</td>
</tr>
</tbody>
</table>
4.5.2 Design of WDDL

Oklahoma State University digital cell library based on the FreePDK45 technology library [OSU (2008)] is used to design WDDL cells. Fig. 4.13 shows the schematic of a WDDL-NAND gate using *Virtuoso* schematic editor.

4.5.2.1 Simulation of WDDL-NAND

We simulate the WDDL-NAND gate using Cadence Spectre. Fig. 4.19 shows the waveforms of inputs, outputs and currents. One output of output signals is switched such as $1 \rightarrow 0 \rightarrow 1$. The waveforms of currents for all possible inputs have the same form and power consumptions are almost constant. Table 4.4 shows power consumption and peak current for all possible
inputs.

Table 4.4: Power consumption of WDDL NAND (45 nm process)

<table>
<thead>
<tr>
<th>Input a</th>
<th>Input b</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>5939.15</td>
<td>0.4086</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>5927.37</td>
<td>0.4065</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>5885.04</td>
<td>0.4286</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>5872.73</td>
<td>0.4137</td>
</tr>
<tr>
<td></td>
<td>Average(µ)</td>
<td>5906.07</td>
<td>0.4144</td>
</tr>
<tr>
<td></td>
<td>Standard deviation(σ)</td>
<td>32.15</td>
<td>0.0099</td>
</tr>
<tr>
<td></td>
<td>σ/µ</td>
<td>0.0054</td>
<td>0.024</td>
</tr>
</tbody>
</table>

4.5.3 Design of $t$-private logic cells

Fig. 4.20 and 4.21 show the schematic of $t = 1$-private NAND circuit and $t = 1$-private AND circuit using Virtuoso schematic editor with the OSU FreePDK45 cell library [OSU (2008)].

4.5.3.1 Simulation of $t$-private logic circuit

We simulate $t = 1$-private NAND circuit and $t = 1$-private AND circuit using Cadence Spectre. Table 4.5 and 4.6 show power consumption and peak currents for all possible output transitions of $t = 1$-private NAND and AND circuit, respectively.

Figure 4.13: Schematic of WDDL-NAND gate
4.5.4 Comparison of $t$-private NAND, SABL-NAND and WDDL-NAND

Table 4.7 shows the mean ($\mu$) and the standard deviation ($\sigma$) of power consumption for all possible transitions of output signals, the average peak current, the number of PMOS transistors and the number of NMOS transistors. The power consumption of $t(=1)$-private NAND circuit has the smallest values even though it consumes the largest area. Since SABL-NAND and WDDL-NAND require the precharge phase and the evaluation phase during a clock cycle in which phase transitions of input and output signals occur, the power consumption of SABL-NAND and WDDL-NAND has larger values than that of $t$-private NAND circuit. But the peak current of $t$-private NAND is the highest. Based on the normalized variance metric, SCA vulnerability of SABL-NAND is the lowest. Note that only $t$-private logic circuit has
Figure 4.20: Schematic of NAND2X1t1

Figure 4.21: Schematic of AND2X1t1
Table 4.5: Power consumption of NAND2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4194.55</td>
<td>0.719</td>
<td>64</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4173.27</td>
<td>0.745</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4194.40</td>
<td>0.668</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4178.08</td>
<td>0.701</td>
<td>576</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>4185.08</td>
<td>0.709</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>121.73</td>
<td>0.001</td>
<td>-</td>
</tr>
<tr>
<td>σ/µ</td>
<td>0.029</td>
<td>0.0014</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 4.6: Power consumption of AND2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4209.30</td>
<td>0.717</td>
<td>576</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4230.54</td>
<td>0.657</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4207.52</td>
<td>0.725</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4225.71</td>
<td>0.701</td>
<td>64</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>4215.76</td>
<td>0.699</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>77.15</td>
<td>0.0009</td>
<td>-</td>
</tr>
<tr>
<td>σ/µ</td>
<td>0.018</td>
<td>0.0013</td>
<td>-</td>
</tr>
</tbody>
</table>

robustness against both SCA attack and probing attack even though it has the largest area and peak current. In order to prevent from both SCA attacks and probing attack, t-private logic circuits should be utilized.

Table 4.7: Comparison of t-private NAND, SABL-NAND and WDDL-NAND

<table>
<thead>
<tr>
<th></th>
<th>t-private NAND</th>
<th>SABL-NAND</th>
<th>WDDL-NAND</th>
</tr>
</thead>
<tbody>
<tr>
<td>Average (µ) of Power (nW)</td>
<td>4185.08</td>
<td>5736.33</td>
<td>5906.07</td>
</tr>
<tr>
<td>Standard deviation (σ) of Power (nW)</td>
<td>121.73</td>
<td>3.55</td>
<td>32.15</td>
</tr>
<tr>
<td>Average of Peak current (mA)</td>
<td>0.709</td>
<td>0.2538</td>
<td>0.4144</td>
</tr>
<tr>
<td>σ/µ</td>
<td>0.029</td>
<td>0.0006</td>
<td>0.0054</td>
</tr>
<tr>
<td>Number of PMOS</td>
<td>36</td>
<td>6</td>
<td>6</td>
</tr>
<tr>
<td>Number of NMOS</td>
<td>36</td>
<td>12</td>
<td>6</td>
</tr>
</tbody>
</table>

4.5.5 SCA attacks of t-private logic circuit

In order to verify SCA vulnerability of t-private logic circuits, profiling SCA attacks are performed. Simulation results of Cadence Spectre are used for profiling (or training). LS-SVM and QDA classifier recognize power traces as one of 4 classes which corresponds to 0 →
Table 4.8: Successful recognition rate of $t$-private circuits using LS-SVM and QDA classifiers

<table>
<thead>
<tr>
<th>Circuit</th>
<th>LS-SVM</th>
<th>QDA</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAND2X1t1</td>
<td>19.26%</td>
<td>31.44%</td>
</tr>
<tr>
<td>AND2X1t1</td>
<td>24.85%</td>
<td>25.09%</td>
</tr>
<tr>
<td>OR2X1t1</td>
<td>14.81%</td>
<td>15.52%</td>
</tr>
<tr>
<td>NOR2X1t1</td>
<td>15.50%</td>
<td>16.21%</td>
</tr>
</tbody>
</table>

$0, 0 \rightarrow 1, 1 \rightarrow 0$ and $1 \rightarrow 1$ transition of the output signal. QDA classifier has the largest successful recognition rate (31.44%) of $t$-private NAND circuit. This value is only 6% larger than randomly selected recognition rate which is equal to 25%. In other cases, successful recognition rates are less than 25%. As a result, these $t$-private logic circuits are mostly secure against SCA attacks.

4.6 Conclusion

In this chapter, SABL cells, WDDL cells and $t$-private logic cells have been implemented. These secure logic styles are necessities for SCA robust hardware implementation. They are included in the technology library. We verify SCA vulnerability of $t$-private logic circuits using machine learning technique such as LS-SVM and QDA.
CHAPTER 5. FPGA IMPLEMENTATION AND ASIC IMPLEMENTATION

5.1 Introduction

In this chapter, we propose the methodology of secure hardware implementation on two different hardware, FPGA and ASIC. FPGA chip is made up of a finite number of configurable logic blocks (CLBs) with programmable interconnects to implement a reconfigurable digital circuit. The CLBs are the basic logic unit of an FPGA and made up of two basic components: flip-flops and lookup tables (LUTs). On the other hand, ASIC is implemented with standard cells which consist of digital logic gates such as AND, OR, NAND, INVERTER, XOR, flip-flops, buffers and so on. All kinds of secure logic styles can be utilized on ASIC implementation but secure logic styles to synthesize on FPGA are WDDL cells are $t$-private logic circuits.

We focus on $t$-private logic circuits for both FPGA and ASIC design. For more suitable and efficient design on FPGA, $t$-private logic circuits are modified. The modified version is called tail-recursive $t$-private circuits. In Section 5.2, the tail recursive $t$-private circuit is defined and we deal with how to map the secure logic style on FPGA. Typical ASIC design flow requires the standard cell library for logic synthesis, place & route, physical layout and timing verification. $t$-private logic circuit as well as general digital logic cells should be included in the standard cell library. In Section 5.3, we propose the method to build the secure logic cell library and to implement secure ASIC design. Finally, Section 5.5 concludes this chapter.
5.2 FPGA Implementation

5.2.1 The tail recursive $t$-private circuit

Ishai [Ishai et al. (2003)] describes a transformation that is best applied in topological order with input bits transformed first. An alternate way would be to apply the recursion at the output node. This is what we call *tail-recursive* private circuits.

Consider a function $f(x_1, x_2, \ldots, x_n)$ of $n$ bits. If we wanted $t$-privacy, we will first determine $t$ random shares just as in Ishai’s schema. However, these random shares are at the granularity of function truth tables. Hence we will generate $f_{r_i}(x_0^1, x_1^1, x_2^1, \ldots, x_n^1, x_0^2, x_1^2, \ldots, x_n^2, \ldots, x_0^n, \ldots, x_n^n)$ as a random truth table $[t_{0,0}^1, t_{1,0}^1, \ldots, t_{2^n-1,0}^1]$ for $i = 0, 1, \ldots, t - 1$. The $(t + 1)$st share would be derived from the other random $t$ shares so that $f_t(x_1^0, x_2^0, x_3^0, \ldots, x_n^0, x_1^1, x_2^1, \ldots, x_n^1)$ has the truth table $[t_{0,0}^t, t_{1,0}^t, \ldots, t_{2^n-1,0}^t]$ such that $t_{j,0}^t = t_{j,0}^i \oplus t_{j,1}^i \oplus t_{j,2}^i \oplus \cdots \oplus t_{j,t-1}^i$ for $0 \leq j \leq 2^{nt} - 1$.

For the perfect secrecy, each function, $f_{r_i}^t$, $f_t$ should meet the following condition:

$$\Pr_{f_{r_i}|x_j}(p|q) = \Pr_{f_t}(q) \text{ for } p, q \in \{0, 1\}.$$

**Definition 17** (The tail recursive $t$-private circuit). Let a original function with $n$ inputs be $f(x_1, x_2, \ldots, x_n)$. Each input, $x_m$ has $t$-random shares, $x_m^0, x_m^1, \ldots, x_m^{t-1}$, and an encoded bit, $x_m^t = x_m \oplus x_m^0 \oplus x_m^1 \oplus \cdots \oplus x_m^{t-1}$. The tail recursive $t$-private circuit is defined as follows:

$$f_{r_i} = \bigoplus_{m \in M} x_m^i \quad (5.1)$$

$$f_t = f \bigoplus_{i \in I} f_{r_i}^t \quad (5.2)$$

where $I = \{0, 1, \ldots, t - 1\}$,

$M \subseteq \{1, 2, \ldots, n\}$,

$$1 \leq |M| \leq n.$$

Note that $M$ is a random subset of $\{1, \ldots, n\}$ and $f_{r_i}^t$ in (5.1) is a random function.
Proof. Since $x_i$ for $i \in I$ is a random variable,

$$\Pr_{f'_i|y_i}(p|q) = \Pr_{f'_i}(p) = 0.5, \text{ where } p, q \in \{0, 1\}.$$  

Thus, $f'_i$ has perfect secrecy for all inputs.

Let us verify whether $f_i$ has perfect secrecy. An $n$-variable Boolean function $f$ can be expressed in the following Canonical Reed-Muller expansion [Reed (1954)] of $2^n$ terms:

$$f(x_1, x_2, \ldots, x_n) = a_0 \oplus a_1 x_1 \oplus a_2 x_2 \oplus \cdots \oplus a_{2^{n-1}} x_1 x_2 \cdots x_n,$$

where $a_i \in \{0, 1\}$.

If we substitute $a_i(x_i^0 \oplus x_i^1 \oplus \cdots \oplus x_i^t)$ for $a_i x_i$, then

$$f(x_1, \ldots, x_n) = a_0 \oplus a_1 (x_1^0 \oplus x_1^1 \oplus \cdots \oplus x_1^t) \oplus a_2 (x_2^0 \oplus x_2^1 \oplus \cdots \oplus x_2^t) \oplus \cdots \oplus a_n (x_n^0 \oplus x_n^1 \oplus \cdots \oplus x_n^t) \oplus a_{n+1} \left( \bigoplus_{i \neq j} x_i x_j \right) \oplus \cdots \oplus a_{2^{n-1}} x_1 x_2 \cdots x_n = \left( a_1 x_1^0 \oplus a_2 x_2^0 \oplus \cdots \oplus a_n x_n^0 \right) \oplus \left( a_1 x_1^1 \oplus a_2 x_2^1 \oplus \cdots \oplus a_n x_n^1 \right) \oplus \cdots \oplus \left( a_1 x_1^{t-1} \oplus a_2 x_2^{t-1} \oplus \cdots \oplus a_n x_n^{t-1} \right) \oplus \left( a_0 \oplus a_1 x_1^t \oplus a_2 x_2^t \oplus \cdots \oplus a_n x_n^t \right) \oplus \left( a_{n+1} \left( \bigoplus_{i \neq j} x_i x_j \right) \oplus \cdots \oplus a_{2^{n-1}} x_1 x_2 \cdots x_n \right).$$
\[ f_t = f'_0 \oplus f'_1 \oplus \cdots \oplus f'_{t-1} \oplus f \]
\[ = (a_1 x_1^0 \oplus a_2 x_2^0 \oplus \cdots \oplus a_n x_n^0 \oplus f'_0) \]
\[ \oplus (a_1 x_1^1 \oplus a_2 x_2^1 \oplus \cdots \oplus a_n x_n^1 \oplus f'_1) \oplus \cdots \]
\[ \oplus (a_1 x_1^{t-1} \oplus a_2 x_2^{t-1} \oplus \cdots \oplus a_n x_n^{t-1} \oplus f'_{t-1}) \]
\[ \oplus (a_0 \oplus a_1 x_1^t \oplus a_2 x_2^t \oplus \cdots \oplus a_n x_n^t \]
\[ \oplus a_{n+1} (\bigoplus_{i \neq j} x_i x_j) \oplus \cdots \oplus a_{2^n-1} x_1 x_2 \cdots x_n \]
\[ = \left( \bigoplus_{m_0 \in M} x_{m_0}^0 \right) \oplus \cdots \oplus \left( \bigoplus_{m_{t-1} \in M} x_{m_{t-1}}^{t-1} \right) \oplus f \]
\[ = f^r(x_1^0, \ldots, x_{t-1}^{t-1}, x_n^0, \ldots, x_n^{t-1}) \oplus f(x_1, \ldots, x_n) \quad (5.3) \]
\[ = f_t(x_1^0, \ldots, x_1^t, \ldots, x_n^0, \ldots, x_n^t). \quad (5.4) \]

Since \( \Pr_{f^r|\xi^m}(p|q) = \Pr_{f^r}(p) = 0.5 \) and \( \Pr_{x_m|\xi^m}(p|q) = \Pr_{x_m}(p) = 0.5 \) in (5.3),
\[ \Pr_{f_t|\xi^m}(p|q) = \Pr_{f_t}(p) = 0.5, \; p, q \in \{0, 1\} \] in (5.4).

Thus, \( f_t \) also has perfect secrecy for all inputs, \( x_{m_i}^t \).

### 5.2.2 Mapping into \( k \)-LUTs with unlimited number of inputs

FPGAs have \( k \)-LUT granularity truth tables built in their architecture. From the power probing point of view each LUT is a black-box. This is because SRAMs precharge both bit and \( \overline{bit} \) lines for all bits. Exactly one bit-line discharges. Hence, the proposed tail-recursive private circuits are ideally suited for FPGA architectures.

Each of the randomized truth tables can be mapped to its own LUT. Hence, all the \( t \) function level shares are isolated. The key assumption is that the \( t \) probes an adversary can
use do not go inside a truth table. If we also assume that $k$-LUTs has sufficiently many inputs so that $|x_m^i| = nt \leq k$ for $m \in \{1, ..., n\}$, $i \in \{0, ..., t\}$, the number of $k$-LUTs increases to $t$ times the number needed for the original functions. With the LUT blackbox assumptions, we get $t$-privacy at a somewhat lower area and delay cost.

**Lemma 9.** We assume that an adversary cannot probe internal nodes of LUTs and $k \geq nt$.

The number of LUTs used increases linearly with $t$ to achieve $t$-privacy. In order words, the complexity of the LUT-based $t$-private circuits is $O(t)$ and the depth of this circuit is $O(1)$.

Fig. 5.1 shows a function $f$ mapped into a $k$-LUT and then transformed into $t+1$ $k$-LUTs in order to make it secure.

### 5.2.3 Mapping into $k$-LUTs with limited number of inputs

Most commercial FPGAs have from 4-LUT to 6-LUT granularity. With this choice for $k$, most LUTs utilize all their inputs after technology mapping. Given this practical constraint
on $k$-LUT granularity, our assumption should be changed to $k < nt$.

**Lemma 10.** We assume that an adversary cannot probe internal nodes of LUTs and $k < nt$.

The complexity of LUT-based $t$-privacy is $O(t + \log_k t)$ and the depth of this circuit is $O(\log_k t)$.

### 5.2.4 Implementation of $t$-private full adder

We synthesized adders in the Ishai’s framework and in the LUT based tail-recursive model. We used Xilinx ISE tools for the synthesis. The target device is Xilinx Virtex-5 FPGA (XC5VFX70T-3FF1136). Fig. 5.2 shows a reference full adder. Fig. 5.3 shows a schematic for the modified Ishai’s $(t=1)$-private full adder. Fig. 5.4 shows a chart comparing various adder implementations with respect to the number of LUTs ($n$-bit ripple carry adder based on Ishai’s model with $t = 1, 2$ and $3$; and the tail-recursive LUT based model with $t = 1, 2$). Fig. 5.5 shows the critical path delay for the same set of adders. The key point to note here is that the tail-recursive design takes approximately 50% area of Ishai scheme for similar privacy. The delay advantage of tail-recursive scheme is about 33%.
Figure 5.3: \((t = 1)\)-private full adder cell schematic

Figure 5.4: LUT costs of various \(t\)-private adders

Figure 5.5: Delay costs of various \(t\)-private adders
5.3 ASIC Implementation

We introduce ASIC design implementation of \( t \)-private system using commercial EDA tools such as Cadence’s tools and Synopsys’s tools.

5.3.1 \( t \)-private Logic synthesis

After general logic synthesis, modules with low SCA resistance are flagged by the graph based SCA analysis. The flagged modules should be resynthesized at the logic level so that KL divergence metric is zero or almost zero. We call this re-synthesis \( t \)-private logic synthesis since \( t \)-private logic [Ishai et al. (2003)] will be employed. These \( t \)-private logic circuits have SCA resistance, which means that the normalized standard deviation of \( t \)-private logic circuits is almost zero. We will verify that these primitives of \( t \)-private logic synthesis have SCA robustness at the physical layout level in the following subsection. If each gate is replaced with the corresponding \( t \)-private logic circuit in such a way that AND gate is replaced with \( t \)-private AND circuit, the area of the module increases significantly [Park and Tyagi (2012)]. In order to reduce area, \( t \)-private XOR or NXOR are a better choice since these circuits have smaller area than \( t \)-private AND or OR circuits. An \( n \)-variable function \( y = f(x_0, x_1, \ldots, x_{n-1}) \) can be represented by

\[
f = \sum \oplus x_0^* x_1^* \cdots x_{n-1}^*,
\]

where \( x_i^* \) can be 1, \( x_i \) or \( x_i' \) and \( \sum \oplus \) represents the EXOR sum-of-products (ESOP) [Sasao and Fujita (1996)]. The minterms and products of Eq. (5.5) can be replaced with \( t \)-private AND and XOR circuits, respectively.

**Lemma 11.** If the boolean function \( y = f(x_0, x_1, \ldots, x_{n-1}) = \sum \oplus x_0^* x_1^* \cdots x_{n-1}^* \) can be synthesized with \( t \)-private AND and XOR circuits, SCA effectiveness of the resulting combinational circuit is zero.

**Proof.** First, consider the observability of a 2-input XOR gate \( c = a \oplus b \).

\[
\text{Ob}_c(a) = \text{Ob}_c(b) = \text{Pr}[f_a \oplus f_{a'}] = 1
\]

\[
\text{Ob}_c(a, b) = \text{Pr}[(a \oplus b) \oplus (a' \oplus b')] = 0.
\]
Thus, $P_c(a)$ is equal to $P_c(b)$ and the SCA effectiveness is zero. The observability of $x_i$ at the primary output $y$ is 0.5 because the observability is the multiplication of the observability of the input at a $t$-private AND circuit and all the observability of the input at an XOR gate: $0.5 \times 1 \times \cdots \times 1$. The effective capacitances $C_y(x_i)$ are almost equal. Consequently, $\text{Var}[P_y(x_i)]$ is zero. This means that the combinational circuit is robust against SCA attacks.

5.3.2 Design Flow

The design flow of the ASIC design of $t$-private system is shown in Fig. 5.6. All design procedures except for $t$-private logic synthesis is the same as the general ASIC design process. First, cryptographic system is designed at the behavioral level using HDL language such as Verilog or VHDL.

Second, the behavioral design is transformed into technology dependent gate level by logic synthesizer such as Candence’s RTL Compiler or Synopsys’s Design Compiler with the technology library. We call this process logic synthesis. We use RTL Compiler and OSU standard cell library based on NCSU FreePDK 45nm process as the logic synthesizer and the technology library, respectively. The technology library has liberty file format and the file extension of .lib which is the semiconductor industry’s most widely supported library standard. These exist no difference with the general design flow until the second step.

The third process is to transform the vulnerable design based on the security metrics into $t$-private logic design which has robustness against the $t$th order side-channel attacks. We call this procedure $t$-private logic synthesis. This process is divided into two sub-steps. The first sub-step is to change each general gate into matched $t$-private gate in such a way that AND gate is changed into $t$-private AND circuit. It is performed automatically by Perl script. The following step is to optimize $t$-private logics depending on the time constraint using RTL Compiler. For this logic synthesis, we use our technology library including $t$-private logic cells such as $\text{AND}2X1t1$, $\text{NAND}2X1t2$, $\text{XOR}2X1t1$ and so on. The name of the $t$-private logic cells represents operation function, the number of inputs, drive strength and $t$ parameter in sequential order. For example, $\text{AND}2X1t1$ means that this cell is X1 2-input AND with $t = 1$. 
After the $t$-private logic synthesis, the structural Verilog file consisting of $t$-private logic cells is generated.

The back-end design starts from the fourth process for the final physical layout. We use the *SOC Encounter* tool from Cadence for the floorplan, place and route. The required files are our technical library file (.lib), cell abstract information file (.lef), the structural Verilog (.v) and delay constraint information file (.sdc), which the last two files are outputs of the previous process. The generated layout should pass DRC and LVS and is saved as the gds file format (.gds).

Finally, we should verify whether our implementation has security against the $t$-th order side-channel attacks or not based on power simulation using *Spectre* analog simulator from Cadence.

### 5.3.3 Technology Library

In order to perform $t$-private logic synthesis and physical layout, our technology library should be required. The technology library defines the cell function, area, delay and power dissipation of each $t$-private logic cell. The cell definition of **AND2X1t1** as liberty file format is show in Listing 5.1. To generate our technology library, several steps should be required as the following:

1) Draw the schematic of each $t$-private logic cell using *Virtuoso* schematic editor like Fig. 5.8.
2) Make a structural Verilog file based on the schematic like Fig. 5.15.
3) Synthesize the $t$-private logic cell using *RTL Compiler* like Fig. 5.10.
4) Generate a layout of the $t$-private logic cell using *SOC encounter* like Fig. 5.11.
5) Check DRC and LVS.
6) Extract timing and power characteristics of the $t$-private logic cell using *Spectre Analog Environment*.

Since $t$-private logic cells are made of gates of OSU standard digital cell library, OSU standard cell library is used for logic synthesis and layout. After Step 3, generated Verilog may be different from the structural Verilog at Step 2. Power and area can be estimated after logic synthesis. Table 5.1 shows area, power and delay time estimation of 5 ($t = 1$)-private
Figure 5.6: The design flow of the ASIC implementation
logic cells. We generate layouts and liberty descriptions of basic 8 \((t = 1)\)-private logic cells (\textsc{AND}2\textsc{X}1\textsc{t}1, \textsc{NAND}2\textsc{X}1\textsc{t}1, \textsc{OR}2\textsc{X}1\textsc{t}1, \textsc{NOR}2\textsc{X}1\textsc{t}1, \textsc{XOR}2\textsc{X}1\textsc{t}1, \textsc{XNOR}2\textsc{X}1\textsc{t}1, \\textsc{BUFX}2\textsc{t}1, \textsc{INVX}2\textsc{t}1) through the above method.

<table>
<thead>
<tr>
<th>cell</th>
<th>Area</th>
<th>Leakage Power (nW)</th>
<th>Dynamic Power (nW)</th>
<th>Delay (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAND2X1t1</td>
<td>31</td>
<td>1.19</td>
<td>4185.08</td>
<td>55</td>
</tr>
<tr>
<td>AND2X1t1</td>
<td>31</td>
<td>1.19</td>
<td>4112.97</td>
<td>55</td>
</tr>
<tr>
<td>NOR2X1t1</td>
<td>32</td>
<td>1.052</td>
<td>4418.91</td>
<td>66</td>
</tr>
<tr>
<td>OR2X1t1</td>
<td>32</td>
<td>1.052</td>
<td>4407.66</td>
<td>66</td>
</tr>
<tr>
<td>XNOR2X1t1</td>
<td>10</td>
<td>0.36</td>
<td>4433.56</td>
<td>14</td>
</tr>
<tr>
<td>XOR2X1t1</td>
<td>10</td>
<td>0.361</td>
<td>4439.20</td>
<td>13</td>
</tr>
</tbody>
</table>

5.3.4 Verification of robustness

After finishing layout of basic \(t\)-private logics, we also verify the robustness against power analysis attacks. For the verification, we measured the power and current of logic cells using \textit{Spectre Analog Environment} with the analog extracted view of the cell which includes all parasitic capacitances. The power consumption of logic gates in general standard cell libraries depends on transitions of the output. For example, the power consumption of \textsc{NAND}2\textsc{X}1 of OSU standard cells varies according to how the output is changed. When transition of the output occurs, power of the supply is dissipated significantly compared to the power consumption in case of no transition. It also has difference between the transition from 0 to 1 and the transition from 1 to 0. This \textsc{NAND}2\textsc{X}1 does not have robustness against power analysis attacks since the power consumption depends on processed data.

Basic \(t\)-private logic cells are simulated for all possible input pattern and the corresponding power and peak current were measured in each case. Two input \(t\)-private logics except for \textsc{XOR} and \textsc{XNOR} has \(4^{2(t+1)+r}\) possible input patterns where \(r\) is equal to \(\lceil \frac{t+1}{2} \rceil\) and the number of required random bits for perfect secrecy of internal nodes. Since \(t\)-private \textsc{XOR} and \textsc{XNOR} does not require additional random bits for the perfect secrecy, the number of all possible input pattern is \(4^{2(t+1)}\). The measured powers and peak currents were classified according to the
Listing 5.1: A sample example liberty description of AND2X1t1

cell (AND2X1t1) {
    area : 3168;
    cell_leakage_power : 1.19;
    pin(A0) {
        direction : input;
        capacitance : 0.021674;
        rise_capacitance : 0.021579;
        fall_capacitance : 0.021674;
    }
    pin(A1) {
        ...
    }
    ...
    pin(Y0) {
        direction : output;
        capacitance : 0;
        rise_capacitance : 0;
        fall_capacitance : 0;
        max_capacitance : 0.924889;
        function : "+(A0*B0 " R " A1*B1)+";
        timing() {
            related_pin : "A0";
            timing_sense : positive_unate;
            cell_rise (delay_template_5x5) {
                index_1 ("0.05, 0.1, 0.2, 0.6, 1.2");
                index_2 ("0.06, 0.18, 0.42, 0.6, 1.2");
                values ( \
                ...
            }
            rise_transition (delay_template_5x5) {
                ...
            }
            cell_fall (delay_template_5x5) {
                ...
            }
            fall_transition (delay_template_5x5) {
                ...
            }
        }
        timing() {
            related_pin : "A1";
            ...
        }
    }
    internal_power() {
        related_pin : "A0";
        rise_power (energy_template_5x5) {
            ...
        }
        fall_power (energy_template_5x5) {
            ...
        }
    }
    ...
}

module AND2t1 ( Y0, Y1, A0, A1, B0, B1, R );

   input B1;
   output Y0;
   input A1;
   output Y1;
   input A0;
   input B0;
   input R;

   wire net21, net22, net23, net24, net25, net26;

   AND2X1 I0(.A(A0), .B(B0), .Y(net22));
   AND2X1 I1(.A(A1), .B(B1), .Y(net24));
   AND2X1 I2(.A(A0), .B(B1), .Y(net21));
   AND2X1 I3(.A(A1), .B(B0), .Y(net23));
   XOR2X1 I4(.A(R), .B(net22), .Y(net26));
   XOR2X1 I5(.A(net26), .B(net24), .Y(Y0));
   XOR2X1 I6(.A(R), .B(net21), .Y(net25));
   XOR2X1 I7(.A(net25), .B(net23), .Y(Y1));

   endmodule

// Generated by Cadence Encounter(R) RTL Compiler v10.10-s209_1

// Verification Directory f\v\AND2t1.

module AND2t1(Y0, Y1, A0, A1, B0, B1, R);
   input A0, A1, B0, B1, R;
   output Y0, Y1;
   wire A0, A1, B0, B1, R;
   wire Y0, Y1;

   wire n_0, n_1, n_2, n_3, n_4, n_5;
   XOR2X1 g139(.A (n_4), .B (n_1), .Y (Y0));
   XOR2X1 g140(.A (n_5), .B (n_0), .Y (Y1));
   XOR2X1 g141(.A (n_2), .B (R), .Y (n_5));
   XOR2X1 g142(.A (n_3), .B (R), .Y (n_4));
   AND2X2 g144(.A (B0), .B (A0), .Y (n_3));
   AND2X2 g145(.A (A0), .B (B1), .Y (n_2));
   AND2X2 g146(.A (B1), .B (A1), .Y (n_1));
   AND2X2 g147(.A (B0), .B (A1), .Y (n_0));

   endmodule

Figure 5.8 Schematic of AND2X1t1

Figure 5.9 Verilog description of AND2X1t1

Figure 5.10 Synthesized logic design

Figure 5.11 Layout of AND2X1t1
output transition (0 → 0, 0 → 1, 1 → 0 and 1 → 1) and the powers and peak currents in each group were averaged. If there is no dependency of power consumption on the input pattern, the logic gate has resistance against power analysis attacks. In other words, if it is difficult to distinguish averaged powers and peak powers of each group, the logic gate is robust. Table 5.2 shows the averaged power consumption, peak current and the number of cases of \textbf{NAND2X1t1} in each group according to output transition. The powers and peak currents are almost equal so that it is difficult to distinguish. We utilize the ratio of standard deviation (σ) to average (µ) called the coefficient of variation in order to quantify the dependency or robustness. The larger the value the larger dependency on output transition (or input pattern) or the smaller robustness against power analysis attacks. The coefficient of variation of \textbf{NAND2X1t1} is too smaller than the coefficient of variation of \textbf{NAND2X1}. Fig. 5.16 shows the distribution of power consumptions and peak currents of \textbf{NAND2X1t1}. Table 5.3 5.4 5.5 5.6 5.7 show power consumption and peak current of \textbf{AND2X1t1, NOR2X1t1, OR2X1t1, XOR2X1t1} and \textbf{XNOR2X1t1}, respectively.
Table 5.2: Power consumption of NAND2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4194.55</td>
<td>0.719</td>
<td>64</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4173.27</td>
<td>0.745</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4194.40</td>
<td>0.668</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4178.08</td>
<td>0.701</td>
<td>576</td>
</tr>
<tr>
<td>Average(μ)</td>
<td>4185.08</td>
<td>0.709</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>121.73</td>
<td>0.001</td>
<td>-</td>
</tr>
<tr>
<td>σ/μ</td>
<td>0.029</td>
<td>0.0014</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 5.3: Power consumption of AND2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4209.30</td>
<td>0.717</td>
<td>576</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4230.54</td>
<td>0.657</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4207.52</td>
<td>0.725</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4225.71</td>
<td>0.701</td>
<td>64</td>
</tr>
<tr>
<td>Average(μ)</td>
<td>4215.76</td>
<td>0.699</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>77.15</td>
<td>0.0009</td>
<td>-</td>
</tr>
<tr>
<td>σ/μ</td>
<td>0.018</td>
<td>0.0013</td>
<td>-</td>
</tr>
</tbody>
</table>

5.4 Example: SBOX design

We implemented the AES S-Box through our proposed SCA-secure design methodology for a preliminary validation. The AES S-Box operation of the AES encryption or decryption in the first round or last round is especially vulnerable to DPA attacks [Mangard et al. (2005), Prouff and Rivain (2007)]. The vulnerable AES S-Box should be synthesized with $t$-private primitives into a secure layout with our design flow. As a baseline, insecure AES S-Box based

Figure 5.17: Layout of the secure AES S-Box
Table 5.4: Power consumptions of **NOR2X1t1** (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4807.01</td>
<td>0.711</td>
<td>576</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4836.72</td>
<td>0.709</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4786.24</td>
<td>0.699</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4864.25</td>
<td>0.712</td>
<td>64</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>4823.55</td>
<td>0.708</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>34.13</td>
<td>0.0059</td>
<td>-</td>
</tr>
</tbody>
</table>

\[
\frac{σ}{µ}
\]

Table 5.5: Power consumption of **OR2X1t1** (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>4894.25</td>
<td>0.703</td>
<td>64</td>
</tr>
<tr>
<td>0 → 1</td>
<td>4786.24</td>
<td>0.711</td>
<td>192</td>
</tr>
<tr>
<td>1 → 0</td>
<td>4836.72</td>
<td>0.698</td>
<td>192</td>
</tr>
<tr>
<td>1 → 1</td>
<td>4807.01</td>
<td>0.722</td>
<td>576</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>4831.06</td>
<td>0.709</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>46.95</td>
<td>0.104</td>
<td>-</td>
</tr>
</tbody>
</table>

\[
\frac{σ}{µ}
\]

on composite finite field proposed by Satoh et al. [Satoh et al. (2001)] is implemented. It is re-synthesized with \(t\)-private re-synthesis using **RTL Compiler**. After \(t\)-private synthesis, the cell area and critical path delay are compared to the reference baseline design. The cell area increases by a factor 5.77 and and delay goes up by a factor 1.69 as compared to the reference design. The result of the layout shows that the die size of the secure S-Box is 4.37 times larger. But the DPA security metric \((σ/µ)\) is reduced by 59% and it has robustness against the first order probing attack. Table 5.8 shows the comparison of the secure and insecure S-box designs. Fig. 5.17 shows the layout of the secure AES S-Box.

### 5.5 Conclusion

In this chapter, SCA resistant hardware implementation for FPGA and ASIC design has been proposed using \(t\)-private logic circuits. The standard cell library including \(t\)-private logic circuits can be used for logic synthesis, place & route and physical layout. Vulnerable modules to be flagged by SCA security metrics should be re-synthesized with \(t\)-private logic cells. After
Table 5.6: Power consumption of XOR2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>1078.51</td>
<td>0.358</td>
<td>64</td>
</tr>
<tr>
<td>0 → 1</td>
<td>1077.23</td>
<td>0.339</td>
<td>64</td>
</tr>
<tr>
<td>1 → 0</td>
<td>1076.82</td>
<td>0.327</td>
<td>64</td>
</tr>
<tr>
<td>1 → 1</td>
<td>1077.46</td>
<td>0.379</td>
<td>64</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>1077.51</td>
<td>0.351</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>0.72</td>
<td>0.023</td>
<td>-</td>
</tr>
<tr>
<td>σ/µ</td>
<td>0.0007</td>
<td>0.065</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 5.7: Power consumption of XNOR2X1t1 (45 nm process)

<table>
<thead>
<tr>
<th>Transition of output</th>
<th>Power consumption (nW)</th>
<th>Peak Current (mA)</th>
<th>Number of Transitions</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 → 0</td>
<td>997.12</td>
<td>0.388</td>
<td>64</td>
</tr>
<tr>
<td>0 → 1</td>
<td>997.14</td>
<td>0.375</td>
<td>64</td>
</tr>
<tr>
<td>1 → 0</td>
<td>997.62</td>
<td>0.328</td>
<td>64</td>
</tr>
<tr>
<td>1 → 1</td>
<td>998.33</td>
<td>0.370</td>
<td>64</td>
</tr>
<tr>
<td>Average(µ)</td>
<td>997.55</td>
<td>0.365</td>
<td>-</td>
</tr>
<tr>
<td>Standard deviation(σ)</td>
<td>0.567</td>
<td>0.026</td>
<td>-</td>
</tr>
<tr>
<td>σ/µ</td>
<td>0.0005</td>
<td>0.071</td>
<td>-</td>
</tr>
</tbody>
</table>

the physical layout, SCA vulnerability of the hardware implementation can be verified by security metrics and simulating attacks.

Table 5.8: Comparison of insecure and secure S-Box

<table>
<thead>
<tr>
<th></th>
<th>cell area(μm²)</th>
<th>delay(ns)</th>
<th>σ/µ</th>
</tr>
</thead>
<tbody>
<tr>
<td>insecure</td>
<td>332.23</td>
<td>0.427</td>
<td>0.48</td>
</tr>
<tr>
<td>secure</td>
<td>1919.96</td>
<td>0.723</td>
<td>0.07</td>
</tr>
</tbody>
</table>
CHAPTER 6. \( t \)-PRIVATE SYSTEMS: UNIFIED PRIVATE MEMORIES \\
AND COMPUTATION

6.1 Introduction

The goal of countermeasures against side channel attacks is to significantly reduce or remove the correlation between side channel leakage and the data or state processed by the computational system. A representative approach to counteract side channel attacks is to mask intermediate values with randomized bits at the gate level. Ishai et al. [Ishai et al. (2003)] proposed \( t \)-private circuit using such a masking method. They assume that an adversary can probe or observe up to \( t \) nodes in the circuit. Their assumption is that the adversary is perfect, and hence able to probe the circuit state of the logic with 100% certainty. The Ishai’s \( t \)-private circuits need at least \( t \) random bits to ensure zero correlation between \( t \) probed nodes each clock cycle. This makes information loss to the adversary equal to 0.

\( t \)-private logic only targets the privacy of computation. However, cryptographic systems also include some memory, particularly, memories that hold private keys which are typically Read Only Memory (ROM). Many secret keys associated with a cryptographic system are stored in ROMs. For instance, hundreds of 1024-bit RSA private keys are not uncommon for a Trusted Platform Module (TPM) [Group (2013)]. ROMs are especially vulnerable to \( t \)-probing adversary of Ishai since their state does not change over time unlike computation. Moreover, these keys in memory can be targeted directly by physical attacks [Samyde et al. (2002)]. The adversary with physical access to the secret key part of the chip can succeed even if power has been turned off. The physical access based attacks slice the silicon until individual transistors are exposed by a Focused Ion Beam (FIB). An electron microscope is used to examine the silicon. Halderman et al. [Halderman et al. (2008)] proposed “cold-boot attack” which is a
method to extract a significant fraction of data stored in a powered-off memory (e.g., DRAM) by cooling the chip to around $-50^\circ C$. Valamehr \textit{et al.} [Valamehr \textit{et al.} (2012)] developed several masking methods to prevent such memory attacks. The simplest of them is Ishai’s [Ishai \textit{et al.} (2003)] $t$-private coding applied to memory resident data. The key idea is that the secret key ($x_i$) does not need to be stored in the memory in its original form. Instead, a $t+1$-tuple $[r_1, r_2, \ldots, r_t, x_i \oplus r_1 \oplus \cdots \oplus r_t]$ is stored. We call this memory masking with $t$ random bits a \textit{$t$-private memory}. An adversary must learn all the $t$ random bits and the encoded bit in order to reveal even a single bit of the secret key. The adversary attack model for ROM is based on the persistent physical access attack - not the transient probing attack for computational logic. The memory attack has statistical observation limitations. Therefore, Valamehr \textit{et al.} [Valamehr \textit{et al.} (2012)] assume that it succeeds only with probability $p$ for each bit. Unlike Ishai’s perfect secrecy analysis model, they define the success probability $P_{\text{succ}}$ of this memory attack as a new figure of merit. It captures the event that at least one bit of the secret key has been learned. Even though a successful outcome of $P_{\text{succ}}$ event does not break a cryptographic system, the possible key space can be reduced considerably when other side channel attacks are combined.

Practical computing systems consist of both memory and computational logic components. In order to build a $t$-private system, we need both a $t$-private memory and $t$-private logic that integrate seamlessly. Ishai’s $t$-private scheme is not the most efficient one when applied to memory protection. Most of Valamehr’s memory protection schemes [Valamehr \textit{et al.} (2012)] are not \textit{computable} in the sense that a computational logic schema does not exist within the coded domain (unlike Ishai scheme). These stored coded keys have to be decoded first before being used for computation, hence exposing them to probing attacks. This is a big weakness. In this paper, we develop a unified computable coding scheme applicable to both memory and computation logic. This scheme is more efficient than Valamehr’s schemes in their memory analysis framework. It also shows zero information loss in the Ishai’s analysis framework. We believe that our proposed coding scheme is an ideal candidate to build $t$-private systems unifying the memory and computing logic. In summary, this chapter makes the following contributions:
1) We analyze the storage overhead and the success probability ($P_{succ}$) of various $t$-private memory schemas within a unified framework that is easier to understand than Valamehr’s. However, it may overestimate $P_{succ}$. We also quantify and describe a trade-off between these two attributes – storage overhead and $P_{succ}$.

2) We introduce a new notion of computable encoding method for $t$-private memories to capture the schemes which can compute with the encoded keys using a complementary $t$-private logic. We also propose a new, computable, $t$-private, inspection resistant memory with a corresponding computable encoding method. This new approach requires new $t$-private logic combinational gates which are more efficient than Ishai’s [Ishai et al. (2003)] $t$-private circuits in their use of random bits without any loss of privacy.

3) We propose new combinational logic circuits suitable for our new memory scheme.

We define our adversary model and the notation (variables/parameters used) in Section 6.2. Our new more general analysis of $t$-private memories is presented in Section 6.3. Section 6.4 develops our proposed $t$-private memory scheme. Logic schema for our proposed memory is presented in Section 6.5. Hardware implementation results are presented in Section 6.6. Finally, Section 6.7 concludes the paper.

### 6.2 Assumptions and Notation

We assume that the memory leaks information in contrast to Micali’s paper [Micali and Reyzin (2003)] in which they assume that only computation leaks information. An adversary conducts experiments to reveal the bits stored in the memory with a measurement apparatus. Let $L$ be the leakage function selected by an adversary. The value of leakage of any bit $x_i$ in the memory $M$ is converted to the finite field $GF(2)$ based on the ability of an adversary:

$$f : L(x_i) \rightarrow \{0, 1\} \text{ for } x_i \in M.$$  

We assume that an adversary has limited capability to learn any memory resident bit exactly due to noisy measurement apparatus. Hence, we define the limited leakage probability of a bit as $Pr[f(L(x_i)) = x_i] = p \quad \forall x_i \in M.$
Table 6.1: Variables used in this chapter

<table>
<thead>
<tr>
<th>Variable</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$k$</td>
<td>key length</td>
</tr>
<tr>
<td>$p$</td>
<td>leakage probability for 1 bit</td>
</tr>
<tr>
<td>$P_{\text{succ}}$</td>
<td>probability of successful attack</td>
</tr>
<tr>
<td>$r_i$</td>
<td>random bit</td>
</tr>
<tr>
<td>$x_i$</td>
<td>one-bit secret key</td>
</tr>
<tr>
<td>$t$</td>
<td>the number of random bits</td>
</tr>
<tr>
<td>$t_p$</td>
<td>the number of probing nodes per clock cycle</td>
</tr>
<tr>
<td>$n$</td>
<td>the number of keys</td>
</tr>
<tr>
<td>$c$</td>
<td>the number of bits to be stored per key</td>
</tr>
<tr>
<td>$T$</td>
<td>random bit matrix</td>
</tr>
<tr>
<td>$T_{ij}$</td>
<td>the $i$th row and $j$th column element of $T$</td>
</tr>
<tr>
<td>$\vec{a} = [a_1, \ldots, a_t]$</td>
<td>a binary vector</td>
</tr>
<tr>
<td>$\bar{x}$</td>
<td>complement of $x$</td>
</tr>
<tr>
<td>$\wedge$</td>
<td>bit-wise AND operation</td>
</tr>
</tbody>
</table>

This $p$ is the characteristic of the memory (encoding) schema. If adversary’s target is computational circuit $C$, our assumption is the same as Ishai’s adversary model [Ishai et al. (2003)]. In other words, an adversary can probe $t_p$ nodes every cycle: $\Pr[f(L(y_i)) = y_i] = 1 \ \forall y_i \in Y, Y \subset C, |Y| = t_p$.

A memory attack is a set of such experiments that are possibly adaptively controlled. We assume that the goal of a memory attack is to reveal at least one bit in the memory with probability 1. Success probability of a memory attack captures this goal.

**Definition 18** (success probability). *We define the success probability $P_{\text{succ}}$ of a memory attack as the probability that at least one bit of the original secret key has been revealed.*

Memory may store multiple keys with the same key length $k$. The parameters/variables of the memory schema, adversary experiments, and memory attacks are defined in Table 6.1. If not otherwise stated, these variables hold for the rest of the chapter.
6.3 $t$-Private Memory: Schemas, Architecture, and Analysis

The $k$ raw bits of a key $[x_k, x_{k-1}, \ldots, x_1]$ can be stored in memory in many ways. The $t$-privacy schemes could conceivably be transistor level schemes. However, encoding schemes applied at the write-port of a memory are more obvious and effective. A memory schema is a pair of encoding & decoding functions for memory. The base case is to do nothing - just store and retrieve the raw bits - with a schema of the identity function. All the following memory schemas except for $t$-private system are from Valamehr et al. [Valamehr et al. (2012)]. The unified analysis is ours.

A bit $x_i$ of the secret key can be hidden by creating $t+1$ random shares using $t$ random bits $[r_1, r_2, \ldots, r_t, x_i \oplus r_1 \oplus r_2 \oplus \cdots \oplus r_t]$ where $r_i$’s are random bits. The $t$ random bits constitute $t$ shares. The $(t+1)^{st}$ share is derived by an XOR of the $t$ random bits and the original bit $x_i$.

The easiest memory architecture for the secrecy is to store all the $t + 1$ share bits of a raw bit of the secret key. Therefore the total number of stored bits for a secret key of length $k$ is $k(t + 1)$. In this schema, each key bit uses a different set of $t$ random bits. The set of random bits can be re-used or shared between various key bits. Depending on this reuse and sharing of random bits, the storage overhead and the success probability of the memory attack can vary. There are four memory schemes in [Valamehr et al. (2012)] which will be analyzed in this section (all except the dynamic matrix scheme using hash function). Fig. 6.6 shows these architectural memory schemes.

6.3.1 Original memory scheme without secrecy

Original memory refers to raw memory without any protection against memory attacks. The total number of bits stored for the $n$ secret keys with key length $k$ is $nk$. This value is the storage reference/baseline. We define the storage overhead as the ratio of the number of bits used for the secret keys storage to the storage reference. The success probability $P_{succ}$ of memory attacks is $1 - (1 - p)^k$, where $(1 - p)^k$ is the probability of the adversary experiments failing on all of the $k$ key bits.
Each bit $x_i$ of the secret key is represented by $t$ random bits and the encoded bit $e_i = x_i \oplus r_1 \oplus \ldots \oplus r_t$ which are stored in the memory. Each key bit uses its own set of $t$ random bits. Total number of bits stored for $n$ secret keys is $cn = (t + 1)k \cdot n$ and therefore the storage overhead is $t + 1$. The success probability is

$$P_{succ} = 1 - (1 - p')^k$$

(6.1)

where $p' = p^{t+1}$, which is the probability that an adversary learns $t$ random bits and the encoded bit to reveal $x_i$. $p'$ is less than $p$ since $0 \leq p \leq 1$. As noted earlier, this scheme mirrors the $t$-private circuits introduced in Ishai et al. [Ishai et al. (2003)].

### 6.3.3 $t$-private memory scheme using a random matrix $T$

The straightforward $t$-private memory requires $t$ random bits per key bit. This may be an unreasonably large random bit overhead. This scheme attempts to reduce the number of
random bits needed for the entire schema. Randomly selected $t_i$ random bits $R_i = \{r_j | r_j \in R, |R_i| = t_i\}$ from a set of $t$ random bits $R = \{r_1, r_2, \ldots, r_t\}$ per key bit are used to encode each bit $x_i$ of the secret key. The encoded bit $e_i$ of $x_i$ is $x_i \oplus \bigoplus_{r_j \in R_i} r_j$. The position/index $j$ of randomly selected $t_i$ random bits are stored in a fixed $t \times k$ random matrix $T$. For example, if $r_1, r_2, r_5$ are randomly selected for encoding $x_1$, the first column $T_1$ of the random matrix $T$ is $[1, 1, 0, 0, 1, 0, \ldots]^T$. The random matrix $T$ is used for decoding $x_i = e_i \oplus \bigoplus_{j=1}^{t_i} r_j \cdot T_{ji}$. In this case, $c$ is $t + k$ and total number of bits stored for $n$ secret keys including a $t \times k$ random matrix table is equal to $(t + k)n + tk$. The storage overhead is 

$$\frac{(t + k)n + tk}{nk} = 1 + t \left( \frac{1}{n} + \frac{1}{k} \right).$$

In order to reveal a single secret key-bit $x_i$, all of the $t$ random bits and the $i$th column $T_i$ of the random matrix $T$ should be required:

$$x_i = e_i \oplus \bigoplus_{j=1}^{t_i} r_j \cdot T_{ji}, \quad \text{where } r_j \in R, T_{ji} \in T_i.$$  

The failing cases of our memory attack scenario are divided into two cases. The first case is that an adversary does not know all the random bits. The second case corresponds to the case that an adversary does not know the $i$th column of the random matrix $T$ even though all the random bits are known. Note that we assume that the leakage probability of the matrix $T$’s random bit is also $p$, which is independently distributed. Thus, the failure probability $P_{fail}$ of this attack is equal to the sum of the probabilities of two cases. The success probability $P_{succ}$ is given by the following equations:

$$P_{succ} = 1 - P_{fail} = 1 - \left\{ \begin{array}{c} 1 - p^t \\
\text{the first case’s probability} 
\end{array} + \begin{array}{c} p^t(1 - p^{t+1})^k \\
\text{the second case’s probability} 
\end{array} \right\} \nonumber$$

$$= p^t \{ 1 - (1 - p^{t+1})^k \}. \quad (6.2)$$

Compared with Eq (6.1), the success probability of the $t$-private memory scheme using a random matrix is $p^t$ factor less than the success probability of the $t$-private scheme for the same $t$.  


6.3.4 Hybrid memory scheme

The hybrid scheme is a combination of $t$-private memory scheme and $t$-private memory scheme using a fixed random matrix. This scheme is devised in [Valamehr et al. (2012)] in order to minimize $p_{\text{succ}}$ per random bit. Intuitively, it uses a few of the $t$ bits to reduce $p$ with the classical $t$-private scheme. The rest of the $t$ private bits are used in a random matrix schema. The details of the hybrid schema and analysis in [Valamehr et al. (2012)] are ambiguous. In the following, we have chosen a version of many possible designs for the hybrid schema.

The number of random bits $t_i$ to encode each secret key bit $x_i$ with the $t$-private scheme is a parameter individualized to each $x_i$. We let the set of the random bits be $R'_i = \{r'_i^1, r'_i^2, \ldots, r'_i^t\}$. Another set of random bits per secret key $R = \{r_1, r_2, \ldots, r_t\}$ is required for the encoding method with a $t \times k$ random matrix $T$. Each secret key bit $x_i$ can be encoded by the following equation:

$$e_i = x_i \oplus \{r'_i^1 \oplus \cdots \oplus r'_i^t\} \oplus \bigoplus_{r_j \in R_i} r_j$$

for $1 \leq i \leq k$

where $R_i$ is a randomly selected subset of $R = \{r'_1, \ldots, r'_t\}$.

The storage overhead is

$$n \left[ t + \sum_{i=1}^{k} (t_i + 1) \right] + tk = 1 + t \left( \frac{1}{n} + \frac{1}{k} \right) + \frac{1}{k} \sum_{i=1}^{k} t_i.$$

The failing cases for an adversary are also divided into two cases as in the $t$-private scheme using a random matrix. The first case is that an adversary does not know all of the $t$ random bits $\{r_1, r_2, \ldots, r_t\}$ to encode with the random matrix. The second case is that an adversary does not know the $i$th column of the random matrix $T$ and all $t_i$ random bits for the $t$-private encoding even though (conditioned on) all the random bits $\{r_1, r_2, \ldots, r_t\}$ are known. The success probability $P_{\text{succ}}$ is

$$P_{\text{succ}} = 1 - P_{\text{fail}} = 1 - \left\{ \frac{1 - p^t}{\text{the first case's probability}} + \frac{p^t \prod_{i=1}^{k} (1 - p^{t_i + t + 1})}{\text{the second case's probability}} \right\}$$

$$= p^t \left[ 1 - \prod_{i=1}^{k} (1 - p^{t_i + t + 1}) \right]. \quad (6.3)$$
The $t$-private memory scheme with a random matrix is the special case of this hybrid memory scheme when all $t_i$ for $1 \leq i \leq k$ is zero. Compared to the $t$-private memory scheme with a random matrix when both $t$ is equal and all $t_i$‘s are the same, the success probability of the hybrid scheme decreases slightly since $p^{t+1}$ in Eq. (6.2) is larger than $p^{t_i+t+1}$ Eq. (6.3). But the storage overhead increases by $t_i$.

### 6.3.5 Comparison

Table 6.2 shows the storage overhead and the success probability of the 4 architectural schemes. We assume that the key length $k$ is 128 bits and the number of secret keys $n$ is 10 and the leakage probability of each bit $p$ is 0.9. Fig. 6.10 shows the storage overhead and the success probability of the $t$-private scheme, the $t$-private scheme with a random matrix and the hybrid memory scheme with $t_i = 10$ parametrized by the number of random bits $t$. Compared to the $t$-private memory scheme with a random matrix, the hybrid memory scheme does not have any advantage since the storage overhead is larger without a significant reduction in the success probability. In the following sections, our proposed memory scheme will be compared to the $t$-private memory scheme with a random matrix.

### 6.4 New Approach

Note that all the encoding schemes in Section 6.3 except for the classical $t$-private memory scheme require the stored keys to be decoded before they can be used in a cryptographic computation (such as AES encryption). A more secure and private system can be designed if the computation with the key is also implemented as private logic (along the lines of Ishai.

**Table 6.2: The storage overhead and the success probability of the 4 architectural schemes**

<table>
<thead>
<tr>
<th></th>
<th>Original</th>
<th>$t$-private</th>
<th>$t$-private with $T$</th>
<th>Hybrid</th>
</tr>
</thead>
<tbody>
<tr>
<td>Storage overhead</td>
<td>1</td>
<td>$1 + t$</td>
<td>$1 + t \left( \frac{1}{n} + \frac{1}{k} \right)$</td>
<td>$1 + t \left( \frac{1}{n} + \frac{1}{k} \right) + \frac{1}{k} \sum_{i=1}^{k} t_i$</td>
</tr>
<tr>
<td>$P_{\text{succ}}$</td>
<td>$1 - (1 - p)^k$</td>
<td>$1 - (1 - p^{t+1})^k$</td>
<td>$p^t {1 - (1 - p^{t+1})^k}$</td>
<td>$p^t \left[1 - \prod_{i=1}^{k} (1 - p^{t_i+t+1})\right]$</td>
</tr>
</tbody>
</table>
Figure 6.8 The success probability

Figure 6.9 The storage overhead

Figure 6.10: Comparison between \( t \)-private scheme, \( t \)-private scheme with a random matrix and the hybrid scheme when \( p = 0.9, k = 128, n = 10, t_i = 10 \)

Figure 6.11: \( t \)-Private: (Left) Encoding; (Right) Decoding
A memory encoding scheme that does not require the key to be decoded so that the key can participate in a computation implemented with private logic is called a \textit{computable} encoding or schema. In such cases, a private logic family consistent with the memory encoding must exist. In a memory schema that is not computable, the decoded key can be attacked dynamically in flight. The only attacks that a non-computable memory schema prevents against are static memory attacks such as chip slicing based observation of transistor fatigue.

\textit{t}-private encoding is obviously a computable schema. The \textit{t}-private storage can be used directly in the \textit{t}-private encryption/decryption implementation without additional decoding. Hence, the \textit{t}-private memory scheme should be selected in order to prevent the adversary from attacking the raw key at the decoding step even though it does not have the best success probability and storage overhead tradeoff.

\textbf{Basic Encoding Scheme:} \textit{t}-private implementations require many random bits - they do not share/reuse random bits (unlike the random matrix schema). They pose a \textit{t}^2 factor area overhead and a factor \textit{t} delay overhead. Our goal was to come up with a computable version of random matrix method. Alternately, we need a scheme that reuses random bits in a \textit{t}-private logic implementation. We propose the computable and \textit{t}-private encoding with these properties. We could use addition like invertible function with the \textit{t}-private masking method to reduce the success probability. Note that such a function is not commutative in the bits of its operand. In other words, unlike the \textit{t} random bits in Ishai’s \textit{t}-privacy schema, the order of these bits within the coding operand matters. Each ordering of \textit{t} random bits gives a different seed and hence a different encoding. This allows any permutation of \textit{t} random bits to give a different random seed from the encoding perspective. This results in a possibility of \( t!/((a!b!) \approx t!/(t/2)! * (t/2)!) \) reuses of \textit{t} random bits, where \( a \) is the number of 1’s and \( b \) is the number of 0’s of the \textit{t} random bits.

Fig. 6.11 shows the basic idea. We add two \( t + 1 \)-bit words for encoding. One operand is derived by concatenating the bit to be encoded \( x \) with \textit{t} random bits \( r_t, r_{t-1}, \ldots, r_1 \). This word is added to another random constant \( c \) (either one \( c \) per chip or one \( c \) per \( x \)). Note that different
permutations of the $t$ random bits $r_{it}, r_{it-1}, \ldots, r_{i1}$ lead to different encoded result when added to $c$. Decoding consists of simply subtracting $c$ from the encoded word $e_{t+1}e_t \ldots e_1$. The most significant bit of the decoded word is $x$.

**Refined Encoding Schema:** The basic encoding schema has some flaws that expose the bit $x$ when forming complex entangling gates such as AND and OR as discussed in Section 6.5. In order to fix that, instead of $x$ at the MSB of arithmetic word with random bits, we use the Ishai code $x \oplus r_{it} \oplus \cdots \oplus r_1$.

We define the computable and $t$-private encoding for $x_i$ (bit to be coded) as follows:

$$
\vec{e}_i = Encode(x_i) = [x_i \oplus r_{it} \oplus r_{i t-1} \oplus \cdots \oplus r_{1}, r_i] + \vec{c}_i
$$

where $\vec{r}_i$ and $\vec{c}_i$ are vectors/words of $t$ random bits $[r_{it}, r_{i t-1}, \ldots, r_{i1}]$ and constant bits $[e_{t+1}, e_t, \ldots, e_1]$ respectively. Note that this schema uses a constant word per $x_i$. We form an arithmetic word comprising of $t$ random bits and $x_i$. By placing $x_i$ at the most significant end we allow all the $t$ random bits to effect its encoding. A simpler encoding would have added $[x_i, r_t, \ldots, r_1]$ to a constant vector per chip or per computation session. Note that since the constant vector $\vec{c}$ is constant over longer periods - entire computation session, entire boot-up phase, to be conservative, it may not contribute to the entropy of encoding. We must assume that the adversary knows such a persistent $\vec{c}$.

The decoding can then be done as follows:

$$
\vec{d}_i = Decode(\vec{e}_i) = \vec{e}_i - \vec{c}_i = [x_i \oplus r_{it} \oplus \cdots \oplus r_{1}, r_{it}, \ldots, r_{i1}].
$$

Most significant bit of $\vec{d}_i$ is $x_i \oplus r_{it} \oplus \cdots \oplus r_{i1}$. The decoded vector $\vec{d}_i$ can be directly connected to $t$-private encryption/decryption logic. This computable and $t$-private encoding method does not reveal the original key bit after this decoding process. Algorithm 2 represents our computable $t$-private encoding/decoding method. Note that this algorithm creates all $m$ reuses of each bit within the encoding of the same key. Such a localized reuse may not be optimal in practice. It is presented in the algorithm for its simplicity. In practice, for CAD, we will likely incorporate global randomized reuse. Also note that we have used a random instance of a permutation of $t$
bits \( \pi_r \) picked uniformly from \( t! \) space. \( \pi_r(i) = j \) maps the \( i \)th bit position to \( j \)th bit position. Fig. 6.12 shows our proposed computable and \( t \)-private memory scheme.

Since \( t + 1 \) encoded bits per key bit are stored in the memory in this scheme, the storage overhead is

\[
\frac{nk(t + 1)}{nk} = t + 1.
\]

**Algorithm 2** Computable \( t \)-private memory encoding/decoding scheme

**Encoding**

**Input**: A \( k \)-bit secret key \( \vec{x} = [x_k, x_{k-1}, \ldots, x_i, \ldots, x_1] \); \( g = \lceil k/m \rceil \) distinct \( t \)-bit random vectors \( \vec{r}^0 = [r^0_t, r^0_{t-1}, \ldots, r^0_1], \vec{r}^1 = [r^1_t, r^1_{t-1}, \ldots, r^1_1], \ldots, r^{g-1} = [r^{g-1}_t, r^{g-1}_{t-1}, \ldots, r^{g-1}_1] \); constant vector (per chip or per computation session) \( \vec{c} = [c_{t+1}, c_t, \ldots, c_1] \)

**Output**: Encoded secret key bit vectors, \( \vec{e}_i \) for \( i = 1, 2, \ldots, k \) such that \( e(\vec{x}) = \vec{e}_k \vec{e}_{k-1} \ldots \vec{e}_1 \)

for \( i = 1 \rightarrow k \) do

\( j \leftarrow k \% g \)

Key bit \( x_i \) is XORed with the \( t \) random bits in \( j \)th random vector: \( y_i = x_i \oplus r^j_t \oplus r^j_{t-1} \oplus \cdots \oplus r^j_1 \)

Concatenate XORed bit \( y_i \) with a randomly picked permutation of \( t \) bits \( \pi_r : y_i|\pi_r(r^j) = [y_i, r^j_{\pi_r^{-1}(t)}, r^j_{\pi_r^{-1}(t-1)}, \ldots, r^j_{\pi_r^{-1}(1)}] \)

Add constant vector \( \vec{c} : \vec{e}_i = [y_i, r^j_{\pi_r^{-1}(t)}, r^j_{\pi_r^{-1}(t-1)}, \ldots, r^j_{\pi_r^{-1}(1)}] + \vec{c} \)

end for

**Decoding**

**Input**: Encoded secret key vectors, \( \vec{e}_i \) for \( i = 1, 2, \ldots, k \); constant vector \( \vec{c} \)

**Output**: Decoded secret key vectors, \( \vec{d}_i = [y_i, r_t, \ldots, r_1] \) for \( i = 1, 2, \ldots, k \)

for \( i = 1 \rightarrow k \) do

Subtract constant vector \( \vec{c} : \vec{d}_i = [e_{i+1}, e_i, \ldots, e_1] - \vec{c} = [x_i \oplus r^j_t \oplus r^j_{t-1} \oplus \cdots \oplus r^j_1, r^j_r, \ldots, r^j_2] \) for \( j = k \% g \)

end for

**Constant vector storage/routing**: The constant vector \( \vec{c}_i \) need not to be stored in memory. Its lifetime is only from the producer gate to the consumer gate. It can be hardwired in the routing of wires from the producer gate to the consumer gate. For a per chip or per session constant \( \vec{c} \), similar hardwiring will work with a bootup or session-startup initialization step.

For a random choice of \( \vec{c}_i \) per \( x_i \), we assume that the adversary learns each bit with probability 0.5 randomly. This requires the adversary to conduct all possible \( 2^{t+1} \vec{c}_i \) experiments to reveal
a key bit. The success probability $P_{\text{succ}}$ then is

$$\frac{1}{2^{t+1}}(1 - (1 - p^{t+1})^k). \quad (6.4)$$

However, since the goal of this paper is to save on random bits, henceforth in this paper, we assume that $\vec{c}$ is a constant per chip or per computation session. Furthermore, the adversary knows $\vec{c}$. Hence we cannot use the entropy of $\vec{c}$ in our security analysis.

$$(1 - (1 - p^{t+1})^k). \quad (6.5)$$

If we assume instead the memory attack model with probability $p$ to reveal each bit of $\vec{c}_i$ then the success probability is $P_{\text{succ}} = p^{t+1} \times (1 - (1 - p^{t+1})^k)$. Similarly, if we assume that the constant vector is fixed for the chip design or for each boot-up session, we give the benefit of doubt to the adversary leading to $P_{\text{succ}} = (1 - (1 - p^{t+1})^k)$. Effectively, this gives us two types of $t$-private systems: (1) ones with constant $\vec{c}$ with higher success probability but with lower number of random bits requirement (which is the one analyzed in the following), (2) constant $\vec{c}_i$ per $x_i$ with lower success probability at the cost of higher number of random bits.

When a permutation of a vector of $t$ random bits is reused up to $m$ times for encoding other information/key bits, we need to consider two cases for revealing the coded bits. In the earlier analysis, we have assumed probability $p$ for slicing attack to succeed at revealing a
specific coded bit $b_i$. The other possibility due to reuse is that another bit $a_l$ might be revealed through slicing attack with probability $p$, and it is reused at the bit position of $b_i$. Eq. (6.5) should be changed into the following equation to account for such reuse:

$$P_{\text{succ, reuse}} = \left(1 - (1 - (p + (1 - p)q)^{t+1})\right)^k$$  \hspace{1cm} (6.6)

where $q$ is the probability that a reused bit $a_l$ is revealed through slicing attack and is routed to the bit under consideration $b_i$.

$$q = 1 - \left(1 - \frac{p}{t}\right)^m.$$ \hspace{1cm} (6.7)

In Eq. (6.7), $\frac{p}{t}$ is the probability that a reused bit $b_i$ is revealed by slicing attack of another bit $a_l$. It results from the leakage/slicing attack success probability $p$ of another bit $a_l$ and the probability that the reused bit $a_l$ is routed to $b_i$’s position. Note that a random permutation $\pi_r$ maps a bit position $i$ to another bit position $j$ with probability $1/t$ over all $t!$ permutations. When slicing memory inspection of a bit fails with probability $(1 - p)$, the event that a reuse might reveal needs to be considered resulting in the success probability $P_{\text{succ, reuse}}$ to increase by the factor of $(1 - p)q$.

Fig. 6.13 shows the success probability parametrized by reuse factor $m$ when $p = 0.9$ and $t = 91$. The success probability is 0.1 when the reuse factor $m$ is 30. For $m = 86$, the success probability goes up to 0.9. Fig. 6.17 shows the success probability of our proposed
memory scheme and $t$-private schemes. Our proposed schema requires only 5 random bits for $P_{succ} = 0.0078$ as in Fig. 6.17(b).

Now let us consider the complexity of the $t + 1$-bit ripple carry adders used for encoding and decoding in terms of number of logic gates. Since one of the adder operands is a constant, a full adder bit-slice design can be made simpler than the typical full adder. If a constant bit $b_0$ is 0, the carry-out bit $c_1$ is $a_0c_0$ where $a_0$ and $c_0$ is an input and a carry-in bit, respectively. The sum bit $s_0$ is $a_0 \oplus c_0$. If a constant bit $b_0$ is 1, the carry-out bit $c_1$ is $a_0 + c_0$ and the sum bit $s_0$ is $(a_0 \oplus c_0)'$. Only 2 logic gates are needed for a specialized full adder leading to total number of logic gates for the $t + 1$-bit adder as $2(t + 1)$.

### 6.5 New Computable And $t$-private Logic Schema And Gates

Consider an inverter $y = \bar{x}$. If $x$ is encoded with our schema, the incoming $(t + 1)$-tuple represents the encoding $(x, r_x^*, c_x^*)$. The inverter needs to recode the output, however, with respect to the vector $(y, r_y^*, c_y^*)$. This will require first decoding the incoming $(t + 1)$-tuple and then recoding it. Had we used the basic encoding schema, this would have revealed $x$ in the open temporarily, open to a probing attack. No bit $x_i$ should be in-flight in the raw form even
momentarily creating a weak link. We overcome this by using $x_i \oplus r_i^1 \oplus r_i^2 \oplus \cdots \oplus r_i^t$ as MSB in addition.

With this scheme, the MSB of the decoded vector $\vec{d}_i = [x_i \oplus r_i^1 \oplus r_i^2 \oplus \cdots \oplus r_i^t, r_i^t]$ is identical to Ishai encoding of private circuits [Ishai et al. (2003)], and hence can be connected to Ishai’s $t$-private combinational logic gates. The classical $t$-private scheme has $t^2$ area and $t$ time overhead. We only save on the random bits by adopting this approach. We however propose a more efficient combinational logic using the decoded vectors which have the same functionality as the traditional logic operation with lower overhead.

### 6.5.1 AND operation

Let two encoded bit vectors be $\vec{e}_1 = [x_1 \oplus r_1, \vec{r}_1]$ and $\vec{e}_2 = [x_2 \oplus r_2, \vec{r}_2]$ from the memory. They are decoded by the decoder, which are denoted by $\vec{d}_1$ and $\vec{d}_2$. First, consider the simple case in which $t$ is 1. Two decoded bit vectors are $\vec{d}_1 = [x_1 \oplus r_1, r_1]$ and $\vec{d}_2 = [x_2 \oplus r'_1, r'_1]$. The result of the AND operation should be $[x_1 \cdot x_2 \oplus r''_1, r''_1]$. How can we obtain the result and $r''_1$? Let us perform the following computation:

$$
\vec{d}_1 \land \vec{d}_2 = [(x_1 \oplus r_1) \cdot (x_2 \oplus r'_1), r_1 \cdot r'_1]
$$

$x_1 \cdot x_2 \oplus r_1 \cdot x_2 \oplus x_1 \cdot r'_1 \oplus r_1 \cdot r'_1$ in the above equation should be changed into $x_1 \cdot x_2 \oplus r_1 \cdot r'_1$ in order to obtain desired result and thus additional computations are required to remove $r_1 \cdot x_2 \oplus x_1 \cdot r'_1$.

We define the AND operation in this case ($t = 1$) as the following equations:

$$AND(\vec{d}_1, \vec{d}_2) = [x_1 \oplus r_1, r_1] \land [x_2 \oplus r'_1, r'_1]
$$

$$= [(x_1 \oplus r_1) \cdot (x_2 \oplus r'_1) \oplus (x_1 \oplus r_1) \cdot r'_1 \oplus (x_2 \oplus r'_1) \cdot r_1 \cdot r'_1]
$$

$$= [x_1 \cdot x_2 \oplus r''_1, r''_1]
$$

where $r''_1$ is equal to $r_1 \cdot r'_1$.

Let us now increase the value of $t$ to develop our intuition. Two decoded vectors are $\vec{d}_1 = [x_1 \oplus \bigoplus r_j, \vec{r}]$ and $\vec{d}_2 = [x_2 \oplus \bigoplus r'_j, \vec{r}']$. In this case, the AND operation is equal to the
following equation:

$$\text{AND}(\vec{d}_1, \vec{d}_2) = [x_1 \oplus \bigoplus r_j, \vec{r}] \text{AND} [x_2 \oplus \bigoplus r'_j, \vec{r}']$$

$$= [(x_1 \oplus \bigoplus r_j) \cdot (x_2 \oplus \bigoplus r'_j) \oplus \left\{ (x_1 \oplus \bigoplus r_j) \cdot (\bigoplus r'_j) \right\} \oplus \left\{ (x_2 \oplus \bigoplus r'_j) \cdot (\bigoplus r_j) \right\},$$

$$\text{additional computations (6 operations)}$$

$$= \left[ (\bigoplus r'_j) \cdot \vec{r} \right]$$

$$= \left[ x_1 \cdot x_2 \oplus \left\{ (\bigoplus r_j) \cdot (\bigoplus r'_j) \right\}, (\bigoplus r'_j) \cdot \vec{r} \right] \quad (6.8)$$

where $\bigoplus r_j = r_1 \oplus r_2 \oplus \cdots \oplus r_t$ and $(\bigoplus r'_j) \cdot \vec{r} = [(r'_1 \oplus \cdots \oplus r'_t)r_1, \ldots, (r'_1 \oplus \cdots \oplus r'_t)r_t]$. The number of gates required is $t + 7$ for $t + 1$ AND gates and 6 additional operations. Thus, the area/gate complexity of this AND operation is $O(t)$. This is more efficient than Ishai’s $t$-private model which has the area complexity of $O(t^2)$ [Ishai et al. (2003)]. Moreover, this computation can be performed in $O(\log t)$ time as opposed to $O(t)$ in the original private circuits.

### 6.5.2 OR operation

We define the OR operation as follows:

$$\text{OR}(\vec{d}_1, \vec{d}_2) = [x_1 \oplus \bigoplus r_j, \vec{r}] \text{OR} [x_2 \oplus \bigoplus r'_j, \vec{r}']$$

$$= [(x_1 \oplus \bigoplus r_j) \cdot (x_2 \oplus \bigoplus r'_j) \oplus \left\{ (x_1 \oplus \bigoplus r_j) \cdot (\bigoplus r'_j) \right\} \oplus \left\{ (x_2 \oplus \bigoplus r'_j) \cdot (\bigoplus r_j) \right\},$$

$$\text{additional computations (6 operations)}$$

$$= \left[ (\bigoplus r'_j) \cdot \vec{r} \right]$$

$$= \left[ (x_1 + x_2) \oplus \left\{ (\bigoplus r_j) \cdot (\bigoplus r'_j) \right\}, (\bigoplus r'_j) \cdot \vec{r} \right] \quad (6.9)$$

An OR gate is a logic dual of an AND gate. Hence, OR operation logic also has the same area complexity of $O(t)$. It has the same structure as the AND operation logic except for the additional NOT gates.
6.5.3 NOT operation

The NOT operation is modeled by the following equations:

\[ \text{NOT}(\vec{d}_i) = [(x_i \oplus r_1 \oplus \cdots \oplus r_t)', \vec{r}] = [x_i' \oplus \bigoplus r_j, \vec{r}] \]

6.5.4 The perfect secrecy

The original secret bit \( x_i \) must not be revealed when the adversary probes \( t_p \leq t \) nodes in a \( t \)-private logic circuit. The \( t \)-privacy parameter determines the bounds of probing experiments for perfect secrecy. In Ishai’s privacy model, there is no grey zone analysis - you either have perfect secrecy (\( p = 0 \)) or you are unacceptably compromised. We develop a \( t \)-private circuit privacy analysis consistent with our memory attack analysis. If the adversary can probe two nodes \( (x_1 \oplus \bigoplus r_j^1) \) and \( \bigoplus r_j^1 \) in the proposed AND or OR logic circuit exactly, \( x_1 \) is leaked easily. Assuming that the adversary can access any circuit node equally likely with 100% certainty, the probability that \( x_1 \) is learned is given by the following equation:

\[
P_{\text{succ}} = \frac{\binom{t}{1}}{\binom{n}{1}} = \frac{t(t-1)!}{2n!} = \frac{t(t-1)!}{(n-t)!}
\]

where \( n \) is the number of total nodes. Since \( n \) is much larger than \( t \) generally, \( P_{\text{succ}} \) is very low. For example, when \( n \) and \( t \) are 100 and 10, respectively, \( P_{\text{succ}} \) is \( 2.6 \times 10^{-12} \). In order to make \( P_{\text{succ}} \) close to zero, \( (x_i \oplus \bigoplus r_j) \cdot (\bigoplus r_j^\prime) \) which consists of two terms in Eq. (6.8) or Eq. (6.9) can be resolved into \( \bigoplus \{ (x_i \oplus \bigoplus r_j) \cdot r_j^\prime \} \) which consists of \( t \) terms.

The perfect secret circuit is defined as a circuit that appears like a pseudo-random number generator. There is no appreciable (poly adversary limited or whatever other restrictions
Figure 6.18: An output of AND operation for the perfect secrecy

are placed on the adversary) correlation between inputs and outputs. Given any input, the probability of any output vector should be the same. It does not depend on the input:

$$\Pr[y|x_i] = \Pr[y] \forall x_i.$$ 

where $x_i$ is the input and $y$ is the output. This is the same property required of encryption functions. For example, the traditional AND gate does not have perfect secrecy since the output depends on inputs. AND-XOR network with a random bit has the perfect secrecy for inputs of AND gates [Park and Tyagi (2012)]. Fig. 6.18 shows the schematic of the first bit of the vector term in Eq. (6.8) which needs the perfect secrecy. For the perfect secrecy, additional XOR gates and new random bits are inserted. Numbers in the logic circuit represents the probability that the node is one. The probability that the output is one is always equal to 0.5, does not depend on inputs. Also, the vector $(\bigoplus r_j^t) \cdot \vec{r}$ in Eq. (6.8) should be changed into \n
$$[(\bigoplus r_j^t)_{r_1} \oplus r''_{r_1}, (\bigoplus r_j^t)_{r_{t-1}} \oplus r''_{r_{t-1}}, \ldots, (\bigoplus r_j^t)_{r_2} \oplus r''_{r_{t/2}}, (\bigoplus r_j^t)_{r_1} \oplus r''_{r_{t/2}}]$$

for the perfect secrecy. This technique can also be applied to OR logic circuit for the perfect secrecy in a similar manner. We compare the number of intermediate random bits for the perfect secrecy of three $t$-private AND circuits which are Ishai’s $t$-private model, our earlier modified $t$-private model [Park and Tyagi (2012)] and computable $t$-private model. Table 6.3 shows the comparison of the number of intermediate random bits per AND/OR gate for our HOST scheme, Ishai’s $t$-private
Table 6.3: Number of Random Bits Used for an AND Gate and for an $N$-gate Circuit

<table>
<thead>
<tr>
<th>AND Gate</th>
<th>Modified $t$-private (HOST)</th>
<th>Ishai’s $t$-private</th>
<th>Computable $t$-private</th>
<th>Computable $t$-private - perfect secrecy</th>
</tr>
</thead>
<tbody>
<tr>
<td># of random bits</td>
<td>$\lceil \frac{t}{2} \rceil = O(t)$</td>
<td>$\frac{t}{2} = O(t^2)$</td>
<td>2</td>
<td>$\lceil \frac{1}{2} \rceil$</td>
</tr>
<tr>
<td>$N$-gate circuit</td>
<td>Modified $t$-private (HOST)</td>
<td>Ishai’s $t$-private</td>
<td>Computable $t$-private</td>
<td>Computable $t$-private - perfect secrecy</td>
</tr>
<tr>
<td># of random bits</td>
<td>$Nt$</td>
<td>$Nt^2$</td>
<td>$N \times (t/m) + 2$</td>
<td>$N \times (t/m) + \lceil \frac{1}{2} \rceil + 2$</td>
</tr>
</tbody>
</table>

scheme, proposed computable $t$-private without perfect secrecy, and proposed computable $t$-private with perfect secrecy. The last two rows show the total number of random bits used among these private schemes for a circuit with $N$ gates.

### 6.6 Hardware Implementation

Table 6.4: Hardware Implementation on FPGA

<table>
<thead>
<tr>
<th># keys</th>
<th>$t$-private</th>
<th>$t$-private with R.M</th>
<th>proposed computable and $t$-private</th>
</tr>
</thead>
<tbody>
<tr>
<td># keys</td>
<td>10</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td># bits of a key</td>
<td>128</td>
<td>128</td>
<td>128</td>
</tr>
<tr>
<td>$t$</td>
<td>63</td>
<td>19</td>
<td>4</td>
</tr>
<tr>
<td>$P_{suc}$</td>
<td>0.14</td>
<td>0.135</td>
<td>0.016</td>
</tr>
<tr>
<td>Block RAM</td>
<td>1024 * 80</td>
<td>(35<em>80) + (304</em>8)</td>
<td>80*80</td>
</tr>
<tr>
<td># decoded bits per 1 clock</td>
<td>16</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td>Input bits of decoder</td>
<td>64*16 = 1024</td>
<td>19+16+(19*16) = 339</td>
<td>80</td>
</tr>
<tr>
<td># LUTs</td>
<td>208</td>
<td>25</td>
<td>16</td>
</tr>
<tr>
<td>Delay(ns)</td>
<td>1.926</td>
<td>1.998</td>
<td>0.931</td>
</tr>
</tbody>
</table>

We implemented $t$-private memories including the random matrix method and our proposed computable and $t$-private memory. We used Xilinx ISE tools for the synthesis and the target device is Xilinx Virtex-5 FPGA (XC5VFX70T-3FF1136). Table 6.4 shows the parameters and the number of used Block RAMs, LUTs and delay for each decoder. In case of $t$-private memory, 63 random bits are required for $P_{suc} = 0.14$. The stored bits of encoded keys in memory total $nk(t+1) = 10 \times 128 \times (63 + 1)$. Since the width of Block RAM in FPGA is limited to 1152 bits, we set the width of the Block RAM to be 1024. Thus, 16 decoded bits (1024 / 64) per 1 clock can be generated and 8 clock cycles are needed for decoding 1 key, which is the reference clock to compare used LUTs and delays for decoders of $t$-private memories. Since we set the total clock cycles for decoding a key to be 8, 35 bits which include 19 bits for random bits and 16 encoded bits of 16 secret-key bits are released from a block RAM and 304 bits (16 x 19) also
are output from another block RAM for a random matrix simultaneously.

Our proposed memory scheme has lower storage needs (only 7% of $t$-private memory) even though the success probability is almost 10% lower than the $t$-private memory. Also, the decoder of our proposed memory has lower area and time overhead – specifically it requires 92% lower area, 51% less delay and 36% less area, 53% less delay compared to $t$-private memory and $t$-private memory with a random matrix, respectively.

### 6.7 Conclusion

Side channel attacks and static inspection attacks on silicon chips have necessitated techniques to make circuit implementations resistant (private) to these probes and inspections. $t$-private circuits protect the privacy of the data in flight during computation. Memories (on-chip or off-chip) however are not protected by $t$-private circuits.

Valamehr et al. [Valamehr et al. (2012)] introduced a few memory protection schemes. We introduce a unified analysis framework to compare these schemes. Effectiveness metrics for these schemes include area/gate count overhead, time overhead, number of random bits needed, and adversary success probability per random bit. In this chapter, we specifically analyzed the storage overhead and the success probability of $t$-private memories, $t$-private memories with random matrix (for random bits reuse), and a hybrid private memory.

Ideally, we would like to design a private computing circuit with unified private memory. In such a computing system, data and keys never appear in their raw form, thereby protecting privacy of data and keys. We consider a memory scheme to be computable if the encoded stored keys can be directly used in $t$-private computations.

Most of the memory schemes presented in Valamehr et al. [Valamehr et al. (2012)] are not computable. The main new interesting technique they develop is to judiciously reuse random bits while still limiting the adversary to low success probability. We develop a new memory schema that is computable, and yet reuses many random bits by bringing in an arithmetic function into encoding. We present the computable and $t$-private encoding method and cor-
responding logic operations (AND, OR and NOT) suitable for our memory scheme. The new private circuits are more efficient than Ishai’s $t$-private model (only $t$ area overhead compared to $t^2$ area overhead of Ishai). We verified that our memory model has advantages in performance (the success probability and delay) and area cost by implementing it on FPGA.
7.1 Conclusion

In this thesis, the methodology to implement secure hardware design against side-channel attacks has been proposed. Unsafe modules in the cryptographic system are searched by SCA security metrics based on normalized standard deviation, KL divergence or mutual information. If security metrics of any modules are out of the boundary range or threshold, the modules are vulnerable against side-channel attacks. In order to find the boundary or threshold, security metrics are compared with the result value of simulated side-channel attacks such as the successful probability or the successful recognition rate. The range between 0 and allowable successful recognition rate is mapped on the range of security metrics. In order to make more strict boundary, various side-channel attacks using LDA, QDA, naïve Bayes classifier and SVM are performed.

Vulnerable modules are transformed into secure modules by re-synthesizing with secure logic styles such as SABL, WDDL or $t$-private logic cells. These secure logic styles are satisfied with the secure condition based on the security metrics. Designers can select secure logic style suitable for the hardware specification and constraints.

Memories also should be protected from physical access such as probing to reveal secret information stored in the memory. For the protection, we develop a new computable $t$-private memory schema which reuses many random bits by bringing in an arithmetic function into encoding. The computable and $t$-private encoding method can be applied to combinational logic operation. The new private circuits are more efficient than Ishai’s $t$-private model (only $t$ area overhead compared to $t^2$ area overhead of Ishai). Consequently, the secure logic package including secure logic styles and private memories should be required to implement secure ASIC
or FPGA hardware system against SCA attacks.

7.2 Future Work

There exist several challenging problems in future work in the area of secure hardware implementation. Our graph-based power estimation method using the renewal theory and linear regression may be too time-consuming to estimate power of large-size digital module even though this method is faster than SPICE simulation. For fast and reliable security testing, high performance computing using GPU or hardware accelerators can be an alternative to solve the problem. The graph-based algorithm can be mapped on GPU.

We do not deal with how to generate random bits in this thesis. $t$-private logic circuits must require a lot of random bits for the perfect security. PUF-based random number generators will be good choice. Also, the distribution of random bits to $t$-private logic circuits will be significant issue. Ideally, refreshed random bits must be provided to every private circuits in each clock cycle but it causes large power consumption and large area increasing. Efficient distribution of random numbers temporally and spatially should be researched.
APPENDIX A. THE ADVANCED ENCRYPTION STANDARD [FIPS (2001)]

A.1 Algorithm

Ciper(byte in[4*N_b], byte in[4*N_b], word w[N_b*(N_r+1)])
begin
  byte state[4, N_b]
  state = in
  AddRoundkey(state, w[0, N_b-1])
for round = 1 to N_r-1 do
  SubBytes(state)
  ShiftRows(state)
  MixColumns(state)
  AddRoundkey(state, w[round*N_b, (round+1)*N_b - 1])
end for
SubBytes(state)
ShiftRows(state)
AddRoundKey(state, w[N_r * N_b, (N_r + 1) * N_b - 1])
out = state
end
// N_r: the number of rounds, N_b : the number of columns (32-bit words) comprising the State

Algorithm 3 Pseudo Code for AES encryption

A.1.1 SubBytes

The SubBytes step is the only non-linear transformation of the cipher. SubBytes is a bricklayer permutation consisting of an S-box applied to the bytes of the state. Fig. A.1 illustrates the effect of the SubBytes step on the state. The S-box function should be satisfied with the following conditions:
1. The maximum input-out correlation amplitude must be as small as possible.

2. The maximum difference propagation probability must be as small as possible.

3. The algebraic expression of S-box in $\text{GF}(2^8)$ has to be complex.

The S-box is defined as the following equations:

$$Sbox(a) = f(g(a))$$

$$g : a \rightarrow b = a^{-1} \mod x^8 + x^4 + x^2 + x + 1 \text{ in } \text{GF}(2^8)$$

$$b = f(a) : \text{affine transformation}$$

$$\begin{bmatrix}
    b_7 \\
    b_6 \\
    b_5 \\
    b_4 \\
    b_3 \\
    b_2 \\
    b_1 \\
    b_0
\end{bmatrix} = \begin{bmatrix}
    1 & 1 & 1 & 1 & 0 & 0 & 0 \\
    0 & 1 & 1 & 1 & 1 & 0 & 0 \\
    0 & 0 & 1 & 1 & 1 & 1 & 0 \\
    0 & 0 & 0 & 1 & 1 & 1 & 1 \\
    1 & 0 & 0 & 0 & 1 & 1 & 1 \\
    1 & 1 & 0 & 0 & 0 & 1 & 1 \\
    1 & 1 & 1 & 0 & 0 & 0 & 1 \\
    1 & 1 & 1 & 1 & 0 & 0 & 1
\end{bmatrix} \times \begin{bmatrix}
    a_7 \\
    a_6 \\
    a_5 \\
    a_4 \\
    a_3 \\
    a_2 \\
    a_1 \\
    a_0
\end{bmatrix} \oplus \begin{bmatrix}
    0 \\
    1 \\
    1 \\
    0 \\
    0 \\
    0 \\
    1 \\
    1
\end{bmatrix}$$

### A.1.2 ShiftRows

The **ShiftRows** step is a byte transposition that cyclically shifts the rows of the state over different offsets. Row 0 is shifted over $C_0$ bytes, row 1 over $C_1$ bytes, row 2 over $C_2$ bytes and row 3 over $C_3$ bytes, so that the byte at position $j$ in row $i$ moves to position $(j - C_i) \mod N_b$. 

![SubByte Diagram](image-url)
The shift offsets $C_0, C_1, C_2$ and $C_3$ depend on the value of $N_b$. Table A.1 shows shift offsets depending on $N_b$. Fig. A.2 illustrates the ShiftRows transformation.

<table>
<thead>
<tr>
<th>$N_b$</th>
<th>$C_0$</th>
<th>$C_1$</th>
<th>$C_2$</th>
<th>$C_3$</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>1</td>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>1</td>
<td>3</td>
<td>4</td>
</tr>
</tbody>
</table>

**A.1.3 MixColumns**

The MixColumns step is a bricklayer permutation operating on the state column by column. The columns are considered as polynomials over GF($2^8$) and multiplied modulo $x^4 + 1$ with a fixed polynomial $a(x)$, given by

$$a(x) = \{03\}x^3 + \{01\}x^2 + \{01\}x + \{02\}$$

Let $s'(x) = a(x) \cdot s(x) \pmod{x^4 + 1}$. Then

$$\begin{bmatrix}
  s'_0 \\
  s'_1 \\
  s'_2 \\
  s'_3
\end{bmatrix} = \begin{bmatrix}
  02 & 03 & 01 & 01 \\
  01 & 02 & 03 & 01 \\
  01 & 01 & 02 & 03 \\
  03 & 01 & 01 & 02
\end{bmatrix} \times \begin{bmatrix}
  s_0 \\
  s_1 \\
  s_2 \\
  s_3
\end{bmatrix}$$
Fig. A.3 illustrates the MixColumns transformation.

A.1.4 AddRoundKey

The key addition is denoted AddRoundKey. In this transformation, the state is modified by combining it with a round key with the bitwise XOR operation. Each round key consists of $N_b$ words from the key schedule. Those $N_b$ words are each added into the columns of the State, such that

$$[S_{0,c}', S_{1,c}', S_{2,c}', S_{3,c}'] = [S_{0,c}, S_{1,c}, S_{2,c}, S_{3,c}] \oplus [w_{round \ast N_b + c}] \text{ for } 0 \leq c < N_b.$$ 

Fig. A.4 illustrates the AddRoundKey operation.
A.1.5 Key Schedule

The key schedule consists of two components: the key expansion and the round key selection. Alg. 4 represents pseudo code for key expansion. \texttt{SubWord()} is a function that takes a four-byte input word and applies the S-box to each of the four bytes to produce an output word. The function \texttt{RotWord()} takes a word \([a_0, a_1, a_2, a_3]\) as input, performs a cyclic permutation, and returns the word \([a_1, a_2, a_3, a_0]\). The round constant word array, \texttt{Rcon[i]}, contains the value given by \([x^{i-1}, \{00\}, \{00\}, \{00\}]\), with \(x^{i-1}\) being powers of \(x\) (\(x\) is denoted as \(\{02\}\)) in the field \(GF(2^8)\).

```
Key Expansion(byte key[4*Nk], word w[Nb*(Nr+1)], Nk)
begin
    word temp
    i = 0
    while i < Nk do
        w[i] = word (key[4*i], key[4*i+1], key[4*i+2], key[4*i+3])
        i = i + 1
    end while
    i = Nk
    while i < Nb * (Nr + 1) do
        tamp = w[i-1]
        if i mod Nk = 0 then
            temp = SubWord(RotWord(tamp)) xor Rcon[i/Nk]
        else if Nk > 6 and i mod Nk = 4 then
            temp = SubWord(tamp)
        end if
        w[i] = w[i-Nk] xor temp
        i = i + 1
    end while
end
// Note that Nk = 4, 6 or 8 when key lengths are 128, 192 or 256 bits, repectively
```

\textbf{Algorithm 4} Pseudo Code for Key Expansion
APPENDIX B. TOOL SCRIPTS

B.1 Setup (FreePDK45)

1. Download FreePDK45 design kit


2. Make setup script.

#!/bin/bash
#
# Set the CDK_DIR variables
export CDK_DIR=/usr/local/cadence/iclocal/ncsu−cdk−1.6.0.beta

# Set the PDK_DIR variables to the root directory of the FreePDK distribution
export PDK_DIR=$PWD/FreePDK45

# Set CD$HOME to the root directory of the Cadence ICOA installation
export CD$HOME=$IC

if [ ! −f "$PWD/.cdsenv" ]
    then
cp /remote/ncsu_oa/local/cdsssetup/cdsenv $PWD/.cdsenv
fi
if [ ! -f "$PWD/.cdsinit" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/cdsinit $PWD/.cdsinit
    fi

if [ ! -f "$PWD/cds.lib" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/cds.lib $PWD/cds.lib
    fi

if [ ! -f "$PWD/lib.defs" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/lib.defs $PWD/lib.defs
    fi

if [ ! -f "$PWD/.runset.calibre.drc" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/runset.calibre.drc $PWD/.runset.calibre.drc
    fi

if [ ! -f "$PWD/.runset.calibre.lvs" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/runset.calibre.lvs $PWD/.runset.calibre.lvs
    fi

if [ ! -f "$PWD/.runset.calibre.lfd" ]
    then
        cp $PDK_DIR/ncsu_basekit/cdssetup/runset.calibre.lfd $PWD/.runset.calibre.lfd
    fi
if [ ! -f "$PWD/.runset.calibre.pex" ]
   then
       cp $PDK_DIR/ncsu_basekit/cdssetup/runset.calibre.pex $PWD/.runset.calibre.pex
   fi

export present=$PYTHONPATH
if [ $present = "" ]
   then
       export PYTHONPATH=$PDK_DIR/ncsu_basekit/techfile/cni
   else
       export PYTHONPATH=$PYTHONPATH:$PDK_DIR/ncsu_basekit/techfile/cni
fi

export MGC_CALIBRE_DRC_RUNSET_FILE=./.runset.calibre.drc
export MGC_CALIBRE_LVS_RUNSET_FILE=./.runset.calibre.lvs
export MGC_CALIBRE_PEX_RUNSET_FILE=./.runset.calibre.pex

3. Modify cds.lib file

DEFINE analogLib $CDSHOME/tools/dfII/etc/cdslib/artist/analogLib
DEFINE US_8ths $CDSHOME/tools/dfII/etc/cdslib/sheets/US_8ths
DEFINE basic $CDSHOME/tools/dfII/etc/cdslib/basic
DEFINE cdsDefTechLib $CDSHOME/tools/dfII/etc/cdsDefTechLib
DEFINE NCSU_TechLib_FreePDK45 $PDK_DIR/ncsu_basekit/lib/
       NCSU_TechLib_FreePDK45
DEFINE NCSU_Devices_FreePDK45 $PDK_DIR/ncsu_basekit/lib/
       NCSU_Devices_FreePDK45
DEFINE NCSU_Analog_Part $CDK_DIR/lib/NCSU_Analog_Parts
DEFINE OSU $PDK_DIR/osu_soc/lib/freepdk45.cells

4. Modify .cdsenv file

```
; ; spectre environment variables
;
spectre.envOpts modelFiles string "$PDK_DIR/osu_soc/lib/files/gpdk45nm.m"

spectre.envOpts controlMode string "batch"
```

5. Execute Cadence virtuoso.

```
$ source setup.sh
$ virtuoso &
```

### B.2 RTL Compiler Tcl Script

```
# Set the search paths to the libraries and the HDL files
# Remember that "." means your current directory
set_attribute hdl_search_path {./functional};
set_attribute lib_search_path {./libdir};
set_attribute library [list gscl45nm.lib];
```
set_attribute information_level 6;  # See a lot of warnings.

set myFiles [list verilog.v];
set basename AND2X1t1;   # top module
set runname RTL;
#set myPeriod_ps 10000
#set myInDelay_ps 250
#set myOutDelay_ps 250

# Analyze and Elaborate the HDL files
read_hdl ${myFiles}
elaborate ${basename}

# Apply Constraints and generate clocks
# set clock [define_clock -period ${myPeriod_ps} -name ${myClk} [
#   clock_ports]]
# external_delay -input ${myInDelay_ps} -clock ${myClk} [find / -port
#   ports_in/*]
# external_delay -output ${myOutDelay_ps} -clock ${myClk} [find / -port
#   ports_out/*]

# Sets transition to default values for Synopsys SDC format,
# fall/rise 400 ps
# dc::set_clock_transition .4 ${myClk}

# check that the design in OK so far
check_design -unresolved
report timing −lint

# Synthesize the design to the target library
synthesize −to_mapped

# Write out the reports
report timing > ${basename}.${runname}.timing.rep
report gates > ${basename}.${runname}.cell.rep
report power > ${basename}.${runname}.power.rep
report area > ${basename}.${runname}.area.rep

# Write out the structural Verilog and sdc files
write_hdl −mapped > ../encounter/${basename}.${runname}.v
write_sdc > ../encounter/${basename}.${runname}.sdc

B.3 Encounter Script

B.3.1 Configuration file (encounter.conf)

# Specify the name of your toplevel module
set my_toplevel AND2X1t1
set RTL _RTL

# No changes required below

global env

#set OSU_FREEPDK $env(PDK_DIR)/osu_soc

global rda_Input

set rda_Input(ui_netlist) $my_toplevel$RTL.v
set rda_Input(ui_timingcon_file) $my_toplevel$RTL.sdc
set rda_Input(ui_topcell) $my_toplevel

set rda_Input(ui_netlist_type) {Verilog}
set rda_Input(ui_imlist) {}
set rda_Input(ui_settop) {1}
set rda_Input(ui_celllib) {}
set rda_Input(ui_iolib) {}
set rdaInputDialog(ui_areaiolib) {}
set rdaInputDialog(ui_bklib) {}
set rdaInputDialog(ui_kboxlib) ""
set rdaInputDialog(ui_timelib) "../libdir/gscl45nm.tlf"
set rdaInputDialog(ui_smodDef) {}
set rdaInputDialog(ui_smodData) {}
set rdaInputDialog(ui_dpath) {}
set rdaInputDialog(ui_tech_file) {}
set rdaInputDialog(ui_io_file) ""
set rdaInputDialog(ui_buf_footprint) {buf}
set rdaInputDialog(ui_delay_footprint) {buf}
set rdaInputDialog(ui_inv_footprint) {inv}
set rdaInputDialog(ui_leffile) "../libdir/gscl45nm.lef"
set rdaInputDialog(ui_core_cntl) {aspect}
set rdaInputDialog(ui_aspect_ratio) {1.0}
set rdaInputDialog(ui_core_util) {0.7}
set rdaInputDialog(ui_core_height) {}
set rdaInputDialog(ui_core_width) {}
set rdaInputDialog(ui_core_to_left) {}
set rda_Input(ui_core_to_right) {}
set rda_Input(ui_core_to_top) {}
set rda_Input(ui_core_to_bottom) {}
set rda_Input(ui_max_io_height) {0}
set rda_Input(ui_row_height) {}
set rda_Input(ui_isHorTrackHalfPitch) {0}
set rda_Input(ui_isVerTrackHalfPitch) {1}
set rda_Input(ui_ioOri) {R0}
set rda_Input(ui_isOrigCenter) {0}
set rda_Input(ui_exc_net) {}
set rda_Input(ui_delay_limit) {1000}
set rda_Input(ui_net_delay) {1000.0 ps}
set rda_Input(ui_net_load) {0.5 pf}
set rda_Input(ui_in_tran_delay) {120.0 ps}
set rda_Input(ui_captbl_file) {}
set rda_Input(ui_cap_scale) {1.0}
set rda_Input(ui_xcap_scale) {1.0}
set rda_Input(ui_res_scale) {1.0}
set rda_Input(ui_shr_scale) {1.0}
set rda_Input(ui_time_unit) {none}
set rda_Input(ui_cap_unit) {}
set rda_Input(ui_sigstormlib) {}
set rda_Input(ui_cdb_file) {}
set rda_Input(ui_echo_file) {}
set rda_Input(ui_qxtech_file) {}
set rda_Input(ui_qxlib_file) {}
set rda_Input(ui_qxconf_file) {}
set rda_Input(ui_pwrnet) {vdd}
set rda_Input(ui_gndnet) {gnd}
set rda_Input(flip_first) {1}
set rda_Input(double_back) {1}
set rda_Input(assign_buffer) {0}
set rda_Input(ui_pg_connections) [list \
    {PIN:vdd:} \ 
    {PIN:gnd:} \ 
    ]
set rda_Input(PIN:vdd:) {vdd}
set rda_Input(PIN: gnd:) {gnd}

B.3.2 tcl file (encounter.tcl)

#--------------------------------------------------------------------------
# Run the design through Encounter
#--------------------------------------------------------------------------

# Setup design and create floorplan
loadConfig ./encounter.conf
#commitConfig

# Create Initial Floorplan
floorplan -r 1.0 0.85 0 0 0 0

# Create Power structures
#addRing -spacing_bottom 5 -width_left 5 -width_bottom 5 -width_top 5 - 
    spacing_top 5 -layer_bottom metal5 -width_right 5 -around core -center 
    1 -layer_top metal5 -spacing_right 5 -spacing_left 5 -layer_right 
    metal6 -layer_left metal6 -nets { gnd vdd }

# Place standard cells
amoebaPlace

# Route power nets
sroute -noBlockPins -noPadRings
# Perform trial route and get initial timing results
trialroute
#buildTimingGraph
#setCteReport
#reportTA -nworst 10 -net > timing.rep.1.placed

# Run in-place optimization
# to fix setup problems
#setIPOMode -mediumEffort -fixDRC -addPortAsNeeded
#initECO ./ipo1.txt
#fixSetupViolation
#endECO
#buildTimingGraph
#setCteReport
#reportTA -nworst 10 -net > timing.rep.2.ipo1

# Run Clock Tree Synthesis
#createClockTreeSpec -output encounter.cts -bufFootprint buf -invFootprint inv
#specifyClockTree -clkfile encounter.cts
#ckSynthesis -rguide cts.rguide -report report.ctsrpt -macromodel report.ctsmdl -fix_added_buffers

# Output Results of CTS
#trialRoute -highEffort -guide cts.rguide
#extractRC
#reportClockTree -postRoute -localSkew -report skew.post_route_local.ctsrpt
#reportClockTree -postRoute -report report.post_route.ctsrpt

# Run Post-CTS Timing analysis
#setAnalysisMode -setup -async -skew -autoDetectClockTree
#buildTimingGraph
#setCteReport
#reportTA -nworst 10 -net > timing.rep.3.cts

# Perform post-CTS IPO
#setIPOMode -highEffort -fixDrc -addPortAsNeeded -incrTrialRoute -restruct
   -topomap
#initECO ipo2.txt
#setExtractRCMode -default -assumeMetFill
#extractRC
#fixSetupViolation -guide cts.rguide

# Fix all remaining violations
#setExtractRCMode -detail -assumeMetFill
#extractRC
#if {[isDRVClean -maxTran -maxCap -maxFanout] != 1} {
   #fixDRCViolation -maxTran -maxCap -maxFanout
#}

#endECO
#cleanupECO

# Run Post IPO-2 timing analysis
#buildTimingGraph
#setCteReport
#reportTA -nworst 10 -net > timing.rep.4.ipo2

# Add filler cells
addFiller -cell FILL -prefix FILL -fillBoundary

# Connect all new cells to VDD/GND
globalNetConnect vdd -type tiehi
globalNetConnect vdd -type pgpin -pin vdd -override

globalNetConnect gnd -type tieio

# Run global Routing
globalDetailRoute

# Get final timing results
#setExtractRCMode -detail -noReduce
#extractRC
#buildTimingGraph
#setCteReport
#reportTA -nworst 10 -net > timing.rep.5.final

# Output GDSII
streamOut final.gds2 -mapFile ../libdir/gds2_encounter.map -stripes 1 -
   units 1000 -mode ALL
saveNetlist -excludeLeafCell final.v

# Output DSPF RC Data
rcout -spf final.dspf

# Run DRC and Connection checks
verifyGeometry
verifyConnectivity -type all

win

puts "*******************************************************************************"
puts "* Encounter script finished *"
puts "*"
puts "* Results:

puts "* __________

puts "* Layout: final.gds2

puts "* Netlist: final.v

puts "* Timing: timing.rep.5.final

puts "* Type 'exit' to quit

puts "*

puts "***************************************************************************"


